Power-Rail ESD Clamp Circuit With Diode-String ESD Detection to Overcome the Gate Leakage Current in a 40-nm CMOS Process

被引:37
作者
Altolaguirre, Federico Agustin [1 ]
Ker, Ming-Dou [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
[2] I Shou Univ, Dept Elect, Kaohsiung 610054, Taiwan
关键词
Electrostatic discharge (ESD); gate leakage; power-rail clamp circuit; silicon controlled rectifier (SCR); PROTECTION DESIGN; DEVICES;
D O I
10.1109/TED.2013.2274701
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new silicon controlled rectifier-based power-rail electrostatic discharge (ESD) clamp circuit was proposed with a novel trigger circuit that has very low leakage current in a small layout area for implementation. This circuit was successfully verified in a 40-nm CMOS process by using only low-voltage devices. The novel trigger circuit uses a diode-string based level-sensing ESD detection circuit, but not using MOS capacitor, which has very large leakage current. Moreover, the leakage current on the ESD detection circuit is further reduced, adding a diode in series with the trigger transistor. By combining these two techniques, the total silicon area of the power-rail ESD clamp circuit can be reduced three times, whereas the leakage current is three orders of magnitude smaller than that of the traditional design.
引用
收藏
页码:3500 / 3507
页数:8
相关论文
共 27 条
[1]  
Amerasekera E.A., 2002, ESD in Silicon Integrated Circuits, V2nd
[2]  
Annema A., 2005, IEEE J SOLID STATE C
[3]  
[Anonymous], 2001, STM512001
[4]  
[Anonymous], 1999, STM52
[5]   BSIM4 gate leakage model including source-drain partition [J].
Cao, KM ;
Lee, WC ;
Liu, W ;
Jin, X ;
Su, P ;
Fung, SKH ;
An, JX ;
Yu, B ;
Hu, C .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :815-818
[6]  
Chiu P.-Y., 2011, P IEEE INT C INT CIR
[7]   Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process [J].
Chiu, Po-Yen ;
Ker, Ming-Dou ;
Tsai, Fu-Yi ;
Chang, Yeong-Jar .
2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, :750-+
[8]   Evaluation of SCR-based ESD protection devices in 90nm and 65nm CMOS technologies [J].
Di Sarro, James ;
Chatty, Kiran ;
Gauthier, Robert ;
Rosenbaum, Elyse .
2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, :348-+
[9]   Impact of interfacial layer and transition region on gate current performance for high-K gate dielectric stack: Its tradeoff with gate capacitance [J].
Fan, YY ;
Xiang, Q ;
An, J ;
Register, LF ;
Banerjee, SK .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (02) :433-439
[10]  
Garima Joshi, 2008, 2008 8th IEEE Conference on Nanotechnology (NANO), P37, DOI 10.1109/NANO.2008.19