共 27 条
[1]
Amerasekera E.A., 2002, ESD in Silicon Integrated Circuits, V2nd
[2]
Annema A., 2005, IEEE J SOLID STATE C
[3]
[Anonymous], 2001, STM512001
[4]
[Anonymous], 1999, STM52
[5]
BSIM4 gate leakage model including source-drain partition
[J].
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST,
2000,
:815-818
[6]
Chiu P.-Y., 2011, P IEEE INT C INT CIR
[7]
Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
[J].
2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2,
2009,
:750-+
[8]
Evaluation of SCR-based ESD protection devices in 90nm and 65nm CMOS technologies
[J].
2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL,
2007,
:348-+
[10]
Garima Joshi, 2008, 2008 8th IEEE Conference on Nanotechnology (NANO), P37, DOI 10.1109/NANO.2008.19