A High-Resolution 2-GHz Fractional-N PLL With Crystal Oscillator PVT-Insensitive Feedback Control

被引:2
作者
Huang, Sheng [1 ]
Liu, Shubin [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
Delta-sigma modulator; digital-to-analog converter (DAC); fractional-N; phase-locked loop (PLL);
D O I
10.1109/LMWC.2018.2799584
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a 2-GHz fractional-N phaselocked loop (PLL) with a high-precision delta-sigma digital-toanalog converter (DAC) to overcome the frequency deviation of a crystal oscillator due to manufacturing process, supply voltage, and temperature (PVT). The delta-sigma DAC with high power efficiency and linearity consists of a second-order delta-sigma modulator, a finite impulse response filter, and a lowpass filter. With the proposed PLL architecture, the frequency resolution can be lower than a few thousands of pulse per minute. The PLL is implemented in a 0.13-mu m 1P6M CMOS process. With temperature from -40 degrees C to 80 degrees C, the measured results of 15 chips show that the frequency deviation of output frequency in PVT decreases from 1 to 0.002 ppm. The phase noise of PLLs is less than -126 dBc/Hz at 1-MHz offset at a carrier frequency of 1.99 GHz. The rms period jitter is below 1 ps at 1.99 GHz, while consuming a total power of no more than 10 mW.
引用
收藏
页码:227 / 229
页数:3
相关论文
共 7 条
[1]   A 0.5 V 5.96-GHz PLL With Amplitude-Regulated Current-Reuse VCO [J].
Ikeda, Sho ;
Lee, Sangyeop ;
Ito, Hiroyuki ;
Ishihara, Noboru ;
Masu, Kazuya .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (03) :302-304
[2]   A 0.8 V, 2.6 mW, 88 dB Dual-Channel Audio Delta-Sigma D/A Converter With Headphone Driver [J].
Lee, Kyehyung ;
Meng, Qingdong ;
Sugimoto, Tetsuro ;
Hamashita, Koichi ;
Takasuka, Kaoru ;
Takeuchi, Seiji ;
Moon, Un-Ku ;
Temes, Gabor C. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) :916-927
[3]   A Wideband Fractional-N PLL With Suppressed Charge-Pump Noise and Automatic Loop Filter Calibration [J].
Levantino, Salvatore ;
Marzin, Giovanni ;
Samori, Carlo ;
Lacaita, Andrea L. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) :2419-2429
[4]   A 2.4 GHz Fractional-N Frequency Synthesizer With High-OSR ΔΣ Modulator and Nested PLL [J].
Park, Pyoungwon ;
Park, Dongmin ;
Cho, SeongHwan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (10) :2433-2443
[5]   A modeling approach for Σ-Δ fractional-N frequency synthesizers allowing straightforward noise analysis [J].
Perrott, MH ;
Trott, MD ;
Sodini, CG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (08) :1028-1038
[6]   A 1.9-3.8 GHz ΔΣ Fractional-N PLL Frequency Synthesizer With Fast Auto-Calibration of Loop Bandwidth and VCO Frequency [J].
Shin, Jaewook ;
Shin, Hyunchol .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) :665-675
[7]   A Fast Settling Dual-Path Fractional-N PLL With Hybrid-Mode Dynamic Bandwidth Control [J].
Sun, Yuanfeng ;
Yu, Xueyi ;
Rhee, Woogeun ;
Wang, Dawn ;
Wang, Zhihua .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (08) :462-464