共 7 条
A High-Resolution 2-GHz Fractional-N PLL With Crystal Oscillator PVT-Insensitive Feedback Control
被引:2
作者:
Huang, Sheng
[1
]
Liu, Shubin
[1
]
Zhu, Zhangming
[1
]
机构:
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金:
中国国家自然科学基金;
关键词:
Delta-sigma modulator;
digital-to-analog converter (DAC);
fractional-N;
phase-locked loop (PLL);
D O I:
10.1109/LMWC.2018.2799584
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This letter presents a 2-GHz fractional-N phaselocked loop (PLL) with a high-precision delta-sigma digital-toanalog converter (DAC) to overcome the frequency deviation of a crystal oscillator due to manufacturing process, supply voltage, and temperature (PVT). The delta-sigma DAC with high power efficiency and linearity consists of a second-order delta-sigma modulator, a finite impulse response filter, and a lowpass filter. With the proposed PLL architecture, the frequency resolution can be lower than a few thousands of pulse per minute. The PLL is implemented in a 0.13-mu m 1P6M CMOS process. With temperature from -40 degrees C to 80 degrees C, the measured results of 15 chips show that the frequency deviation of output frequency in PVT decreases from 1 to 0.002 ppm. The phase noise of PLLs is less than -126 dBc/Hz at 1-MHz offset at a carrier frequency of 1.99 GHz. The rms period jitter is below 1 ps at 1.99 GHz, while consuming a total power of no more than 10 mW.
引用
收藏
页码:227 / 229
页数:3
相关论文