An automated technique for topology and route generation of application specific on-chip interconnection networks

被引:41
|
作者
Srinivasan, K [1 ]
Chatha, KS [1 ]
Konjevod, G [1 ]
机构
[1] Arizona State Univ, Dept CSE, Tempe, AZ 85287 USA
关键词
D O I
10.1109/ICCAD.2005.1560070
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Network-on-chip (NoC)) has been proposed as a solution to the communication challenges of System-on-chip (SoC) design in nanoscale technologies. Application specific SoC design offers the opportunity for incorporating custom NoC architectures that are more suitable for a particular application, and do not necessarily conform to regular topologies. Custom NoC design in nanoscale technologies must address performance requirements, power consumption and physical layout considerations. This paper presents a novel three phase technique that i) generates a performance aware layout of the SoC, ii) maps the cores of the SoC to routers, and iii) generates a unique route for every trace that satisfies the performance and architectural constraints. We present an analysis of the quality of the results of the proposed technique by experimentation with realistic benchmarks.
引用
收藏
页码:231 / 237
页数:7
相关论文
共 50 条
  • [1] Route packets, not wires: On-chip interconnection networks
    Dally, WJ
    Towles, B
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 684 - 689
  • [2] Design and evaluation of ZMesh topology for on-chip interconnection networks
    Prasad, N.
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    Chakrabarti, Indrajit
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2018, 113 : 17 - 36
  • [3] A Novel Hybrid Hexagonal Star Topology for On-Chip Interconnection Networks
    Kiranmai, V. Lakshmi
    Srinivasarao, B. K. N.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (05)
  • [4] On-chip interconnection networks of the trips chip
    Gratz, Paul
    Kim, Changkyu
    Sankaralingam, Karthikeyan
    Hanson, Heather
    Shivakumar, Premkishore
    Keckler, Stephen W.
    Burger, Doug
    IEEE MICRO, 2007, 27 (05) : 41 - 50
  • [5] Design and evaluation of an energy efficient DiamondMesh topology for on-chip interconnection networks
    Varanasi, Lakshmi Kiranmai
    Srinivasarao, B. K. N.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2022, 26 (3-4) : 161 - 187
  • [6] Design and evaluation of an energy efficient DiamondMesh topology for on-chip interconnection networks
    Lakshmi Kiranmai Varanasi
    B. K. N Srinivasarao
    Design Automation for Embedded Systems, 2022, 26 : 161 - 187
  • [7] Benchmarking of on-chip interconnection networks
    Wiklund, D
    Sathe, S
    Liu, D
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 621 - 624
  • [8] Application-Aware Topology Reconfiguration for On-Chip Networks
    Modarressi, Mehdi
    Tavakkol, Arash
    Sarbazi-Azad, Hamid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (11) : 2010 - 2022
  • [9] Research challenges for on-chip interconnection networks
    Owens, John D.
    Dally, William J.
    Ho, Ron
    Jayasimha, D. N.
    Keckler, Stephen W.
    Peh, Li-Shiuan
    IEEE MICRO, 2007, 27 (05) : 96 - 108
  • [10] EVALUATION OF ON-CHIP STATIC INTERCONNECTION NETWORKS
    MAZUMDER, P
    IEEE TRANSACTIONS ON COMPUTERS, 1987, 36 (03) : 365 - 369