Pattern Design Criteria of Main Circuit Using Printed Circuit Boards for Parasitic Inductance Reduction

被引:0
|
作者
Sagehashi, Ayato [1 ]
Kusaka, Keisuke [1 ]
Orikawa, Koji [1 ]
Itoh, Jun-Ichi [1 ]
Momma, Akio [2 ]
机构
[1] Nagaoka Univ Technol, Dept Elect Elect & Informat Engn, Nagaoka, Niigata 94021, Japan
[2] Unipulse Corp, Prod Planning Headquarters, Tokyo, Japan
来源
2014 16TH INTERNATIONAL POWER ELECTRONICS AND MOTION CONTROL CONFERENCE AND EXPOSITION (PEMC) | 2014年
关键词
printed circuit board; parasitic inductance; front-loading; laminated;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates differences of parasitic inductances caused by DC bus bar patterns on printed circuit boards(PCB). The DC bus bar pattern on the PCB is limited depending on the layout of main circuits and the control circuits. Two patterns which are a laminated wiring pattern and a plane wiring pattern are compared in experiments and simulations. In this paper, it will be clarified that effects of the DC bus bars on PCBs such as a surge voltage of a switch in terms of the parasitic inductance depending on the circuits on PCBs. As a result, if the same parasitic inductance which is 20 nH, is realized between each wiring pattern at the same length, the plane wiring pattern requires over ten times of the pattern width compared with that of the laminated wiring pattern. Hence, the circuit size can be downsized when the laminated pattern is used. From the experimental results, the maximum surge voltage in the plane wiring pattern is larger than that in the laminated wiring pattern. In this case, the parasitic inductance value of the plane wiring pattern is three times that of the laminated wiring pattern. However, the surge voltage in the laminated pattern is reduced by 7% compared with the plane wiring pattern. As a consequence, the ratio of the surge voltage does not match that of the parasitic inductance. As a result, not only the parasitic inductance of the DC bus bar but also it is necessary to consider other parasitic inductances on PCBs such as parasitic inductances into input capacitors and the path between an upper MOSFET and a lower one and so on.
引用
收藏
页码:569 / 574
页数:6
相关论文
共 50 条
  • [1] Reduction of Stray Capacitance in an Inverter Main Circuit Using Multilayer Printed Circuit Boards
    Ishikawa, Kohsuke
    Ogasawara, Satoshi
    Takemoto, Masatsugu
    Orikawa, Koji
    2019 IEEE 4TH INTERNATIONAL FUTURE ENERGY ELECTRONICS CONFERENCE (IFEEC), 2019,
  • [2] AUTOMATIC DESIGN OF PRINTED CIRCUIT BOARDS
    LITAIZE, D
    AUTOMATISME, 1973, 18 (01): : 7 - 15
  • [3] Printed Circuit Interconnect Design to Mitigate EMI in Circuit Boards
    Varadarajan, V.
    Marndi, Subhasis
    INCEMIC 2008: 10TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, PROCEEDINGS, 2008, : 591 - 595
  • [4] Improving the yield of printed circuit boards using design of experiments
    Indal Electronics Ltd, Mysore, India
    Qual Eng, 2 (259-265):
  • [5] Path tracing for injected parasitic noise into printed circuit boards
    Taki, M
    John, W
    EMC 2005: IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1-3, PROCEEDINGS, 2005, : 937 - 942
  • [6] INTERACTIVE DESIGN OF PRINTED-CIRCUIT BOARDS
    ZWAAL, P
    PHILIPS TELECOMMUNICATION REVIEW, 1985, 43 (03): : 210 - 216
  • [7] PRINTED CIRCUIT BOARDS
    SCOTT, A
    ENGINEERING, 1970, 210 (5449): : 411 - &
  • [8] The defensive design of printed-circuit boards
    Berrie, J
    IEEE SPECTRUM, 1999, 36 (09) : 76 - 81
  • [9] DESIGN AND FABRICATION OF MULTILAYER PRINTED CIRCUIT BOARDS
    GREYGOOSE, RG
    ROBERTSO.FA
    SOLID STATE TECHNOLOGY, 1970, 13 (11) : 33 - +
  • [10] Models of Printed Circuit Boards Conductive Pattern Defects
    Danilova, Evgeniya
    Kochegarov, Igor
    Yurkov, Nikolay
    Miheev, Mikhail
    Kante, Normunds
    APPLIED COMPUTER SYSTEMS, 2018, 23 (02) : 128 - 134