Implementation of a Novel 2-stage DFT structure for CMOS Pixel Sensors utilizing on-chip CP-PLL clock (For Retinal Implant System)

被引:0
作者
Tiwari, Ashish [1 ]
Talwekar, R. H. [2 ]
机构
[1] Shri Shankaracharya Grp Inst SSTC, Dept Elect & Telecommun, Bhilai, India
[2] Govt Engn Coll, Dept Elect & Telecommun, Raipur, Madhya Pradesh, India
来源
2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS) | 2017年
关键词
Area overhead; charge pump phase locked loop (CP-PLL); design for testability (DFT); fault simulation; derect reportage; voltage stimuli; FAULTS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel 2-stage testing structure for CMOS pixel sensor (CPS) is proposed here. The test stimuli are based on applying the electrical pulses instead of light stimuli on photosensitive area, for pure electrical test. The voltage stimuli applied is generated by charge-pump phase locked loop (CP-PLL) which is used here as on-chip clock, exploiting the dual role. Existing charge-pump circuit as stimulator and voltage controlled oscillator as measuring device is utilized, resulting in less area overhead. Detection of faults in all the blocks with generalized test sequence is the principle advantage. Moreover the testing strategy is applied in digital blocks only with analog blocks intact, ensuring the characteristics of CPS and CP-PLL unaltered. At first stage functionality test is performed, followed by process deviation test at second stage. Fault simulation results revealed, high defect reportage of 98.2% and 99.32% in respective stages of testing through proposed approach.
引用
收藏
页数:6
相关论文
共 17 条
[1]   An all-digital DFT scheme for testing catastrophic faults in PLLs [J].
Azaïs, F ;
Bertrand, Y ;
Renovell, M ;
Ivanov, A ;
Tabatabaei, S .
IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (01) :60-67
[2]  
Balado L., 2006, P IEEE DES DIAGN EL, P123
[3]   An efficient all-digital built-in self-test for chargepump PLL [J].
Han, J ;
Song, D ;
Kang, S .
PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, :80-83
[4]   Low-Cost CP-PLL DFT Structure Implementation for Digital Testing Application [J].
Hsu, Chun-Lung ;
Lai, Yi-Ting .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (06) :1897-1906
[5]  
Kim YC, 2002, ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P592, DOI 10.1109/ASPDAC.2002.995000
[6]   THE LINEARIZED PERFORMANCE PENALTY (LPP) METHOD FOR OPTIMIZATION OF PARAMETRIC YIELD AND ITS RELIABILITY [J].
KRISHNA, K ;
DIRECTOR, SW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (12) :1557-1568
[7]   Statistical test development for analog circuits under high process variations [J].
Liu, Fang ;
Ozev, Sule .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (08) :1465-1477
[8]  
Lizarraga L, 2006, IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, P326
[9]   Experimental validation of a BIST technique for CMOS active pixel sensors [J].
Lizarraga, L. ;
Mir, S. ;
Sicard, G. .
2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, :189-194
[10]   Evaluation of a BRST technique for CMOS imagers [J].
Lizarraga, L. ;
Mir, S. ;
Sicard, G. .
PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, :378-383