A low-overhead virtual rail technique for SRAM leakage power reduction

被引:3
作者
Kuang, JB [1 ]
Ngo, HC [1 ]
Nowka, KJ [1 ]
Law, JC [1 ]
Joshi, RV [1 ]
机构
[1] IBM Austin Res Lab, Austin, TX 78758 USA
来源
2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS | 2005年
关键词
D O I
10.1109/ICCD.2005.11
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a virtual supply rail control technique that reduces SRAM leakage. This method encompasses a cell-based image, serial tiling, pitch matching, small drive device overhead, and controlled power-on currents while incurring small circuit overhead. A virtual rail cell contains both the sleep transistor fingers and input/output drive transistors. The usual overhead associated with the drive circuit that controls the sleep transistors is significantly reduced due to reduced wire load and improved drive efficiency. This technique provides gradual power-on characteristics and good signal slews while effectively mitigating leakage current, maintaining read/write speed and achieving power-on latency compatible with high-performance designs.
引用
收藏
页码:574 / 579
页数:6
相关论文
共 9 条
[1]   A transregional CMOS SRAM with single, LogicVDD and dynamic power rails [J].
Bhavnagarwala, AJ ;
Kosonocky, SV ;
Kowalczyk, SP ;
Joshi, RV ;
Chan, YH ;
Srinivasan, U ;
Wadhwa, JK .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :292-293
[2]  
FRIED DM, 2004, IEDM
[3]  
JOSHI RV, 2004, Patent No. 6798688
[4]  
Kim K. J., 1998, IEEE S VLSI, P68
[5]  
Kim S, 2003, ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P22
[6]   A 1-V multithreshold-voltage CMOS digital signal processor for mobile phone application [J].
Mutoh, S ;
Shigematsu, S ;
Matsuya, Y ;
Fukuda, H ;
Kaneko, T ;
Yamada, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) :1795-1802
[7]  
Nakai S, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P285
[8]  
Yang FL, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P8
[9]   A SRAM design on 65nm CMOS technology with integrated leakage reduction scheme [J].
Zhang, K ;
Bhattacharya, U ;
Chen, Z ;
Hamzaoglu, F ;
Murray, D ;
Vallepalli, N ;
Wang, Y ;
Zheng, B ;
Bohr, M .
2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, :294-295