共 50 条
- [42] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
- [43] A fast-lock delay-locked loop architecture with improved precharged PFD Analog Integrated Circuits and Signal Processing, 2008, 55 : 149 - 154
- [44] A Low-Jitter Multiphase Digital Delay-Locked Loop for Nuclear Instruments and Biomedical Imaging Applications ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 3, 2010, : 563 - +
- [47] A 2V clock synchronizer using digital delay-locked loop PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
- [49] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524