A low power and small area all digital delay-locked loop based on ring oscillator architecture

被引:2
|
作者
Zheng JiaPeng [1 ]
Li Wei [2 ]
Lu XueQing [2 ]
Cheng YuHua [1 ]
Wang YangYuan [1 ]
机构
[1] Peking Univ, Sch Elect Engn & Comp Sci, Dept Microelect, Beijing 100871, Peoples R China
[2] Semicond Mfg Int Corp, Shanghai 201203, Peoples R China
关键词
all digital; delay locked loop (DLL); phase locked loop (PLL); ring oscillator; WIDE-RANGE; DLL;
D O I
10.1007/s11432-011-4278-8
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 133-500 MHz, 5.2 mW@500 MHz, 0.021 mm(2) all digital delay-locked loop (ADDLL) is presented. The power and area reduction of the proposed ADDLL are achieved by implementing a high frequency ring oscillator (ROSC) to count the reference clocks such that the one-clock cycle delay chain and the phase detector in a conventional Master block are no longer needed. The proposed ADDLL has better immunity to PVT (process, voltage, and temperature) than most conventional DLLs, which do not update the control word signals after the locking process, since the control signals for slave delay line are updated in every 256 reference cycles. Fabricated in 0.13 um CMOS process, the measured RMS jitter is 10.83 ps at 500 MHz while the RMS jitter of the input signal is 9.97 ps.
引用
收藏
页码:453 / 460
页数:8
相关论文
共 50 条
  • [41] A novel delay-locked loop based CMOS clock multiplier
    Birru, D
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (04) : 1319 - 1322
  • [42] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [43] A fast-lock delay-locked loop architecture with improved precharged PFD
    Soh Lip-Kai
    Mohd-Shahiman Sulaiman
    Zubaida Yusoff
    Analog Integrated Circuits and Signal Processing, 2008, 55 : 149 - 154
  • [44] A Low-Jitter Multiphase Digital Delay-Locked Loop for Nuclear Instruments and Biomedical Imaging Applications
    Gao, Wu
    Gao, Deyuan
    Hu-Guo, Christine
    Wei, Tingcun
    Hu, Yann
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 3, 2010, : 563 - +
  • [45] An All-Digital Delay-Locked Loop Using an In-Time Phase Maintenance Scheme for Low-Jitter Gigahertz Operations
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 395 - 404
  • [46] A fast locking and low jitter delay-locked loop using DHDL
    Chang, HH
    Lin, JW
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 343 - 346
  • [47] A 2V clock synchronizer using digital delay-locked loop
    Hwang, CS
    Chung, WC
    Wang, CY
    Tsao, HW
    Liu, SI
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
  • [48] A Low-Jitter Harmonic-Free All-Digital Delay-Locked Loop for Multi-Channel Vernier TDC
    Tong, Jiyun
    Wang, Sha
    Zhang, Shuang
    Zhang, Mengdi
    Zhao, Ye
    Zhao, Fazhan
    SENSORS, 2022, 22 (01)
  • [49] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [50] A semi-digital delay-locked loop using an analog-based finite state machine
    Rhee, W
    Parker, B
    Friedman, D
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (11) : 635 - 639