共 50 条
- [31] Development of a low power Delay-Locked Loop in two 130 nm CMOS technologies JOURNAL OF INSTRUMENTATION, 2016, 11
- [32] A Programmable Delay-Locked Loop Based Clock Multiplier 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 128 - 130
- [34] A fast-locked all-digital delay-locked loop with non-50% input duty cycle EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
- [38] A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator 2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019), 2019,
- [40] A low jitter delay-locked loop with a realignment duty cycle corrector IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76