A low power and small area all digital delay-locked loop based on ring oscillator architecture

被引:2
|
作者
Zheng JiaPeng [1 ]
Li Wei [2 ]
Lu XueQing [2 ]
Cheng YuHua [1 ]
Wang YangYuan [1 ]
机构
[1] Peking Univ, Sch Elect Engn & Comp Sci, Dept Microelect, Beijing 100871, Peoples R China
[2] Semicond Mfg Int Corp, Shanghai 201203, Peoples R China
关键词
all digital; delay locked loop (DLL); phase locked loop (PLL); ring oscillator; WIDE-RANGE; DLL;
D O I
10.1007/s11432-011-4278-8
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 133-500 MHz, 5.2 mW@500 MHz, 0.021 mm(2) all digital delay-locked loop (ADDLL) is presented. The power and area reduction of the proposed ADDLL are achieved by implementing a high frequency ring oscillator (ROSC) to count the reference clocks such that the one-clock cycle delay chain and the phase detector in a conventional Master block are no longer needed. The proposed ADDLL has better immunity to PVT (process, voltage, and temperature) than most conventional DLLs, which do not update the control word signals after the locking process, since the control signals for slave delay line are updated in every 256 reference cycles. Fabricated in 0.13 um CMOS process, the measured RMS jitter is 10.83 ps at 500 MHz while the RMS jitter of the input signal is 9.97 ps.
引用
收藏
页码:453 / 460
页数:8
相关论文
共 50 条
  • [31] Development of a low power Delay-Locked Loop in two 130 nm CMOS technologies
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2016, 11
  • [32] A Programmable Delay-Locked Loop Based Clock Multiplier
    Lee, Sungken
    Park, Geontae
    Kim, Hyungtak
    Kim, Jongsun
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 128 - 130
  • [33] A Duty-Cycle-Distortion-Tolerant Half-Delay-Line Low-Power Fast-Lock-in All-Digital Delay-Locked Loop
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Liu, Je-Ching
    Liu, Yu-Chia
    Wang, Yi-Ming
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1036 - 1047
  • [34] A fast-locked all-digital delay-locked loop with non-50% input duty cycle
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1125 - 1128
  • [35] Designing a SAR-Based All-Digital Delay-Locked Loop With Constant Acquisition Cycles Using a Resettable Delay Line
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    Chiu, Yi-Yao
    Yang, Rong-Jyi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 567 - 574
  • [36] A 62.5-625-MHz anti-reset all-digital delay-locked loop
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 566 - 570
  • [37] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [38] A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator
    Ruan Weihua
    Wang Haipeng
    2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019), 2019,
  • [39] A fast-lock delay-locked loop architecture with improved precharged PFD
    Lip-Kai, Soh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 55 (02) : 149 - 154
  • [40] A low jitter delay-locked loop with a realignment duty cycle corrector
    Li, L
    Chen, JHM
    Chang, RCH
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 75 - 76