A low power and small area all digital delay-locked loop based on ring oscillator architecture

被引:2
作者
Zheng JiaPeng [1 ]
Li Wei [2 ]
Lu XueQing [2 ]
Cheng YuHua [1 ]
Wang YangYuan [1 ]
机构
[1] Peking Univ, Sch Elect Engn & Comp Sci, Dept Microelect, Beijing 100871, Peoples R China
[2] Semicond Mfg Int Corp, Shanghai 201203, Peoples R China
关键词
all digital; delay locked loop (DLL); phase locked loop (PLL); ring oscillator; WIDE-RANGE; DLL;
D O I
10.1007/s11432-011-4278-8
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 133-500 MHz, 5.2 mW@500 MHz, 0.021 mm(2) all digital delay-locked loop (ADDLL) is presented. The power and area reduction of the proposed ADDLL are achieved by implementing a high frequency ring oscillator (ROSC) to count the reference clocks such that the one-clock cycle delay chain and the phase detector in a conventional Master block are no longer needed. The proposed ADDLL has better immunity to PVT (process, voltage, and temperature) than most conventional DLLs, which do not update the control word signals after the locking process, since the control signals for slave delay line are updated in every 256 reference cycles. Fabricated in 0.13 um CMOS process, the measured RMS jitter is 10.83 ps at 500 MHz while the RMS jitter of the input signal is 9.97 ps.
引用
收藏
页码:453 / 460
页数:8
相关论文
共 9 条
  • [1] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [2] Hoyos S, 2008, SOL STAT CIRC C, P90
  • [3] A 66-333-MHz 12-mW register-controlled DLL with a single delay line and adaptive-duty-cycle clock dividers for production DDR SDRAMs
    Jeon, YJ
    Lee, JH
    Lee, HC
    Jin, KW
    Min, KS
    Chung, JY
    Park, HJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 2087 - 2092
  • [4] Jinn-Shyan Wang, 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P422
  • [5] A wide-range mixed-mode DLL for a combination 512 Mb 2.0 Gb/s/pin GDDR3 and 2.5 Gb/s/pin GDDR4 SDRAM
    Lin, Feng
    Royer, Roman A.
    Johnson, Brian
    Keeth, Brent
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (03) : 631 - 641
  • [6] A 1-Gb/s/pin 512-Mb DDRII SDRAM using a digital DLL and a slew-rate-controlled output buffer
    Matano, T
    Takai, Y
    Takahashi, T
    Sakito, Y
    Fujii, I
    Takaishi, Y
    Fujisawa, H
    Kubouchi, S
    Narui, S
    Arai, K
    Morino, M
    Nakamura, M
    Miyatake, S
    Sekiguchi, T
    Koyama, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) : 762 - 768
  • [7] Minami K., 2000, 2000 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.00CH37056), P350, DOI 10.1109/ISSCC.2000.839811
  • [8] Sonar localization using ubiquitous sensor network for water pollution monitoring fish robots
    Shin, Daejung
    Na, Seung You
    Kim, Jin Young
    Baek, Seong-Joon
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1-3, 2007, : 184 - +
  • [9] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274