Investigation of the Power-Clock Network Impact on Adiabatic Logic

被引:0
作者
Jeanniot, Nicolas [1 ]
Todri-Sanial, Aida [1 ]
Nouet, Pascal [1 ]
Pillonnet, Gael [2 ]
Fanet, Herve [2 ]
机构
[1] Univ Montpellier, CNRS, LIRMM, Montpellier, France
[2] CEA, LETI, MINATEC, DACLE, Grenoble, France
来源
2016 IEEE 20TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI) | 2016年
关键词
Adiabatic Logic; Power-Clock Distribution Network; Power Efficiency;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Adiabatic logic is architecture design style which seems to be a good candidate to reduce the power consumption of digital cores. One key difference is that the power supply is also the clock signal. A lot of work on different adiabatic logic families has been done but the impact of the power supply and the power-clock network still remains to be studied. In this paper, we investigate the power-clock network effect on adiabatic energy dissipation. We derive closed-form analytical formulas to represent the output signal voltage and energy dissipation while taking into account the parasitic impedance of the power-clock network with respect to switching frequency such that adiabatic conditions are still met. Experiments, based on simulation, show that the power-clock network impacts both the energy efficiency of the circuit and its frequency.
引用
收藏
页数:4
相关论文
共 50 条
[11]   Power Efficient CAM using Adiabatic Logic [J].
Jothi, D. ;
Saranya, L. .
2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
[12]   A Low-Cost Mixed Clock Generator for High Speed Adiabatic Logic [J].
Zhao, Zhou ;
Srivastava, Ashok ;
Peng, Lu ;
Mohanty, Saraju P. .
2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, :587-590
[13]   Comparative Power Analysis of CMOS & Adiabatic Logic Gates [J].
Sharma, Himanshi ;
Singh, Rajan .
2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, :7-11
[14]   Adiabatic Logic Based Low Power Multiplexer and Demultiplexer [J].
Konwar, Shruti ;
Singha, Thockchom Birjit ;
Roy, Soumik ;
Vanlalchaka, Reginald H. .
2014 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2014,
[15]   Recent Development in Efficient Adiabatic Logic Circuits and Power Analysis with CMOS Logic [J].
Sanadhya, Minakshi ;
Kumar, M. Vinoth .
3RD INTERNATIONAL CONFERENCE ON RECENT TRENDS IN COMPUTING 2015 (ICRTC-2015), 2015, 57 :1299-1307
[16]   Ultra low power circuit design based on Adiabatic Logic [J].
Sun, Chi-Chia ;
Wang, Cheng-Chih ;
Sheu, Ming-Hwa .
2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, :317-320
[17]   Design of a Low Power Adiabatic Logic based Johnson Counter [J].
Sharma, Himanshi ;
Singh, Rajan .
2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, :270-274
[18]   Clocked CMOS Adiabatic Logic with Low-Power Dissipation [J].
Li, He ;
Zhang, Yimeng ;
Yoshihara, Tsutomu .
2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, :64-67
[19]   Power-Saving Analysis of Adiabatic Logic in Subthreshold Region [J].
Takahashi, Yasuhiro ;
Sekine, Toshikazu ;
Nayan, Nazrul Anuar ;
Yokoyama, Michio .
IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
[20]   Adiabatic Logic: An Alternative Approach To Low Power Application Circuits [J].
Bhati, Preeti ;
Rizvi, Navaid Z. .
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, :4255-4260