The Effects of Offset Spacer on nMOSFET Hot-Carrier Lifetime

被引:1
作者
Feng, Junhong [1 ]
Gan, Zhenghao [1 ]
Zhang, Lifei [1 ]
Chang, Lifu [1 ]
Pan, Zicheng [1 ]
Shi, Xuejie [1 ]
Wu, Hong [1 ]
Ye, Bin [1 ]
Yu, Tzu Chiang [1 ]
机构
[1] Semicond Mfg Int Corp, Technol R&D Ctr, Shanghai 201203, Peoples R China
来源
CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012) | 2012年 / 44卷 / 01期
关键词
D O I
10.1149/1.3694307
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In this paper, the effects of offset spacer on nMOSFET hot-carrier lifetime have been investigated. In this process, the offset spacer consists of silicon oxide formed by CVD in traditional poly/SiON gate process after poly etch and re-oxidation, which is found to reduce the gate-to-drain overlap capacitance (Cgd0) as well as the short channel effect (SCE). Intuitively, the reduction of Cgd0 will worsen the hot carrier performance. However, it is found that, the device with offset spacer has about four times hot carrier lifetime improvement in IO nMOSFET, compared to the case without offset spacer. Much decreased substrate current is seen in the process with offset spacer. Technology Computer-Aided Design (TCAD) simulation results show that with the application of offset spacer, much longer hot carrier lifetime is achieved, contributed by the reduced Emax and optimized Emax location, even though the Cgd0 is reduced.
引用
收藏
页码:135 / 139
页数:5
相关论文
共 6 条
[1]  
[Anonymous], 2001, 28A JEDEC, P10
[2]   HOT-CARRIER-DEGRADATION CHARACTERISTICS FOR FLUORINE-INCORPORATED NMOSFETS [J].
KASAI, N ;
WRIGHT, PJ ;
SARASWAT, KC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (06) :1426-1431
[3]  
Kuroi T, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P19, DOI 10.1109/VLSIT.1995.520839
[4]   High performance 0.2 mu m CMOS with 25 angstrom gate oxide grown on nitrogen implanted Si substrates [J].
Liu, CT ;
Lloyd, EJ ;
Ma, Y ;
Du, M ;
Opila, RL ;
Hillenius, SJ .
IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, :499-502
[5]   1 MU-M MOSFET VLSI TECHNOLOGY .4. HOT-ELECTRON DESIGN CONSTRAINTS [J].
NING, TH ;
COOK, PW ;
DENNARD, RH ;
OSBURN, CM ;
SCHUSTER, SE ;
YU, HN .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (04) :346-353
[6]   N-FET HCI reliability improvement by nitrogen interstitialization and its mechanism [J].
Shih, JR ;
Chiang, MC ;
Lin, HC ;
Shiue, RY ;
Peng, Y ;
Yue, JT .
40TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2002, :272-277