Design of ADPLL for both large lock-in range and good tracking performance

被引:8
作者
Kim, NG [1 ]
Ha, IJ [1 ]
机构
[1] Seoul Natl Univ, Sch Elect Engn, Seoul 151742, South Korea
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1999年 / 46卷 / 09期
关键词
ADPLL; frequency offset estimator; good tracking performance; large lock-in range; phase-error estimator;
D O I
10.1109/82.793709
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a new all-digital phase-locked loop (ADPLL). The proposed ADPLL contains a frequency offset estimator and a phase-error estimator. Thereby, it can provide both large lock-in range and good tracking performance. Furthermore, it does not suffer severely from the phase jitter due to the quantization effect of the numerically controlled oscillator. In addition to some mathematical performance analysis, various simulation and experimental results are also presented to illuminate further the practical use and the excellent performance of the proposed ADPLL.
引用
收藏
页码:1192 / 1204
页数:13
相关论文
共 19 条
[1]  
[Anonymous], 1984, PHASE LOCKED LOOPS T
[2]   VARIABLE BANDWIDTH DPLL BIT SYNCHRONIZER WITH RAPID ACQUISITION IMPLEMENTED AS A FINITE-STATE MACHINE [J].
BRUGEL, H ;
DRIESSEN, PF .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (09) :2751-2759
[3]  
CROCHIERE RE, 1983, MULTIRATE DIGITAL SI, pCH2
[4]   DPLL BIT SYNCHRONIZER WITH RAPID ACQUISITION USING ADAPTIVE KALMAN FILTERING TECHNIQUES [J].
DRIESSEN, PF .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (09) :2673-2675
[5]   ANALOG-INPUT DIGITAL PHASE-LOCKED LOOPS FOR PRECISE FREQUENCY AND PHASE DEMODULATION [J].
GALTON, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (10) :621-630
[6]   Frequency granularity in digital phaselock loops [J].
Gardner, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1996, 44 (06) :749-758
[7]  
HAYKIN S, 1994, COMMUNICATION SYSTEM, pCH6
[8]   Z-DOMAIN MODEL FOR DISCRETE-TIME PLLS [J].
HEIN, JP ;
SCOTT, JW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (11) :1393-1400
[9]   A 30-MHZ HYBRID ANALOG DIGITAL CLOCK RECOVERY CIRCUIT IN 2-MU-M CMOS [J].
KIM, B ;
HELMAN, DN ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1385-1394
[10]   A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP [J].
LEE, TH ;
BULZACCHELLI, JF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1736-1746