Ultra-Low Power Hybrid CMOS-Magnetic Logic Architecture

被引:28
|
作者
Das, Jayita [1 ]
Alam, Syed M. [2 ]
Bhanja, Sanjukta [1 ]
机构
[1] Univ S Florida, Dept Elect Engn, Tampa, FL 33620 USA
[2] Everspin Technol Inc, Austin, TX 78750 USA
关键词
Low power; MTJ; nanomagnetic logic; spin transfer torque; STT clock; STT write; TMR based differential read; 22 nm CMOS integration; variability tolerant; SIMULATION; CLOCKING;
D O I
10.1109/TCSI.2012.2185311
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dipolar magnetic coupling between single layer nanomagnets is used in nanomagnetic logic (NML). Apart from writing and reading, nanomagnets are also clocked using external magnetic fields generated by current carrying wires. The related current ranges in mA and consumes large power. Also, the fields cannot sharply terminate at boundaries between nanomagnets that are required to be in different clock zones. The above concerns motivated us to look into alternate magnetic devices to realize magnetic logic. We therefore suggested miltilayer magnetic tunnel junctions (MTJs) for logic. We have observed that MTJ free layers can interact with their neighbors through magnetic coupling. In this paper we have proposed use of this coupling for effective logic computation. MTJs are also CMOS friendly, a property that we used to write, clock and read from logic. CMOS integration also improves control over individual elements in logic. In this paper we have used these properties to present a novel CMOS-MTJ integrated architecture that: a) computes logic using magnetic coupling between MTJs and b) writes, clocks and reads from logic using spin transfer torque (STT) current that is more energy efficient. A feasibility study of this CMOS-MTJ integration in 22 nm CMOS technology node is also presented. The proposed architecture achieves an energy reduction >95% in adders and multipliers when compared to traditional designs using single layer nanomagnets.
引用
收藏
页码:2008 / 2016
页数:9
相关论文
共 50 条
  • [1] On Ultra-Low Power Hybrid NEMS-CMOS
    Beiu, V.
    Ibrahim, W.
    Tache, M.
    Liu, T. -J. King
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 201 - 206
  • [2] Advanced CMOS technologies for ultra-low power logic and AI applications
    Takagi, Shinichi
    Toprasertpong, Kasidit
    Kato, Kimihiko
    Sumita, Kei
    Nako, Eishin
    Nakane, Ryosho
    Jo, Kwang-won
    Takenaka, Mitsuru
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [3] Ultra-Low Voltage CMOS Logic Circuits
    Melek, Luiz A. P.
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 1 - 7
  • [4] Non-Volatility For Ultra-Low Power Asynchronous Circuits in Hybrid CMOS/Magnetic Technology
    Zianbetov, E.
    Beigne, E.
    Di Pendina, G.
    21ST IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2015), 2015, : 139 - 146
  • [5] Ultra-low power hybrid type CAM architecture design
    Lu, W. (luwenjuan@yeah.net), 1600, Science Press (34):
  • [6] Design and simulation of an ultra-low power high performance CMOS logic: DMTGDI
    Pashaki, Elahe Rastegar
    Shalchian, M.
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 194 - 201
  • [7] Reliability Emphasized MTJ/CMOS Hybrid Circuit Towards Ultra-Low Power
    Cai, Hao
    Han, Menglin
    Wang, You
    Naviner, Lirida
    Liu, Xinning
    Yang, Jun
    Zhao, Weisheng
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [8] Graphene-PLA (GPLA): a Compact and Ultra-Low Power Logic Array Architecture
    Tenace, Valerio
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 145 - 150
  • [9] Ultra-Low Power Subthreshold Quasi Floating Gate CMOS Logic Family for Energy Harvesting
    Pilar Garde, M.
    Lopez-Martin, Antonio
    Orradre, Daniel
    Ramirez-Angulo, Jaime
    2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 118 - 122
  • [10] An ultra-low power CMOS random number generator
    Zhou, Sheng-hua
    Zhang, Wancheng
    Wu, Nan-Jian
    SOLID-STATE ELECTRONICS, 2008, 52 (02) : 233 - 238