A gradual neural network approach for FPGA segmented channel routing problems

被引:7
作者
Funabiki, N [1 ]
Yoda, M [1 ]
Kitamichi, J [1 ]
Nishikawa, S [1 ]
机构
[1] Osaka Univ, Sch Engn Sci, Dept Informat & Comp Sci, Osaka 5608531, Japan
来源
IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS PART B-CYBERNETICS | 1999年 / 29卷 / 04期
关键词
D O I
10.1109/3477.775264
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A novel neural network approach called gradual neural network (GNN) is presented for segmented channel routing in field programmable gate arrays (FPGA's). FPGA's contain predefined segmented channels for net routing, where adjacent segments in a track can be interconnected through programmable switches for longer segments. The goal of the FPGA segmented channel routing problem, known to be NP-complete, is to find a conflict-free net routing with the minimum routing cost. The GNN for the N-net-M-track problem consists of a neural network of N x M binary neurons and a gradual expansion scheme. The neural network satisfies the constraints of the problem, while the gradual expansion scheme seeks the cost minimization by gradually increasing activated neurons. The energy function and the motion equation are newly defined with heuristic methods, The performance is verified through solving 30 instances, where GNN finds better solutions than existing algorithms within a constant number of iteration steps.
引用
收藏
页码:481 / 489
页数:9
相关论文
共 27 条
[21]  
SHERWANI N, 1995, ALGORITHMS VLSI PHYS
[22]   AN ARTIFICIAL HYSTERESIS BINARY NEURON - A MODEL SUPPRESSING THE OSCILLATORY BEHAVIORS OF NEURAL DYNAMICS [J].
TAKEFUJI, Y ;
LEE, KC .
BIOLOGICAL CYBERNETICS, 1991, 64 (05) :353-356
[23]  
Takefuji Y., 2012, Neural network parallel computing, V164
[24]  
Trimberger S. M., 1994, FIELD PROGRAMMABLE G
[25]  
Yoshimura T., 1982, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, VCAD-1, P25, DOI 10.1109/TCAD.1982.1269993
[26]  
YUHAS B, 1994, NEURAL NETWORKS TELE
[27]  
[No title captured]