A Novel Low-Power and High-Performance Dual-Loop DLL with Linear Delay Element

被引:8
|
作者
Gharib, M. [1 ]
Abrishamifar, A. [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, IUST, Tehran, Iran
来源
2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2 | 2008年
关键词
D O I
10.1109/MWSCAS.2008.4616911
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a dual-loop DLL architecture with linear delay element in analog loop and a monotonic digitally controlled delay element in its digital loop. The proposed architecture is based on two loops, fine loop and coarse loop which is controlled by peripheral circuits such as FSM (Finite State Machine) and lock detector circuit. The ADS simulator is used to verify the circuit design. All of simulations are based upon 0.18 mu m CMOS technology at 1.8V power supply voltage. The simulation results show that the proposed DLL has wide-range operation from 200 to 400 MHz and low-power dissipation and low-jitter performance. Moreover, the rms jitter is as low as 20 ps and the power dissipation is as low as 4.5 mW over the operating frequency range.
引用
收藏
页码:763 / 766
页数:4
相关论文
共 50 条
  • [41] A High-Performance Low-Power Barrett Modular Multiplier for Cryptosystems
    Zhang, Bo
    Cheng, Zeming
    Pedram, Massoud
    2021 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2021,
  • [42] Two New Low-Power and High-Performance Full Adders
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    JOURNAL OF COMPUTERS, 2009, 4 (02) : 119 - 126
  • [43] High-performance low-power approximate Wallace tree multiplier
    Abed, Sa'ed
    Khalil, Yasser
    Modhaffar, Mahdi
    Ahmad, Imtiaz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2334 - 2348
  • [44] How can we achieve low-power and high-performance?
    Aum, P
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 114 - 114
  • [45] Bus encoding for low-power high-performance memory systems
    Chang, N
    Kim, K
    Cho, J
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 800 - 805
  • [46] Trends in high-performance, low-power cache memory architectures
    Inoue, K
    Moshnyaga, VG
    Murakami, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (02): : 304 - 314
  • [47] Optimization of Overdrive Signoff in High-Performance and Low-Power ICs
    Chan, Tuck-Boon
    Kahng, Andrew B.
    Li, Jiajia
    Nath, Siddhartha
    Park, Bongil
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1552 - 1556
  • [48] LOW-POWER DESIGN TECHNIQUES FOR HIGH-PERFORMANCE CMOS ADDERS
    KO, UM
    BALSARA, PT
    LEE, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) : 327 - 333
  • [49] HMOS-CMOS - A LOW-POWER HIGH-PERFORMANCE TECHNOLOGY
    YU, K
    CHWANG, RJC
    BOHR, MT
    WARKENTIN, PA
    STERN, S
    BERGLUND, CN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1981, 16 (05) : 454 - 459
  • [50] How can we achieve low-power and high-performance?
    Dao, T
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 115 - 115