Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate

被引:1
|
作者
Fan, Jie [1 ]
Sun, Sheng-Ming [1 ]
Wang, Hai-Zhu [1 ]
Zou, Yong-Gang [1 ]
机构
[1] Changchun Univ Sci & Technol, State Key Lab High Power Semicond Laser, Changchun 130022, Jilin, Peoples R China
关键词
Metals - Oxide semiconductors - Semiconductor doping - MOS devices;
D O I
10.1088/0256-307X/35/3/038501
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A new silicon-on-insulator (SOI) trench lateral double-diffused metal oxide semiconductor (LDMOS) with a reduced specific on-resistance R-on,R-sp is presented. The structure features a non-depleted embedded p-type island (EP) and dual vertical trench gate (DG) (EP-DG SOI). First, the optimized doping concentration of drift region is increased due to the assisted depletion effect of EP. Secondly, the dual conduction channel is provided by the DG when the EP-DG SOI is in the on-state. The increased optimized doping concentration of the drift region and the dual conduction channel result in a dramatic reduction in R-on,R-sp. The mechanism of the EP is analyzed, and the characteristics of R-on,R-sp and breakdown voltage (BV) are discussed. Compared with conventional trench gate SOI LDMOS, the EP-DG SOI decreases R-on,R-sp by 47.1% and increases BV from 196 V to 212 V at the same cell pitch by simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Ultra-Low Specific On-Resistance and Extended Gate SJ LDMOS Structure
    Wu, Lijuan
    Chen, Jiaqi
    Yang, Hang
    Ding, QiLin
    Chen, Xing
    Su, Shaolian
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2021, 22 (03) : 211 - 216
  • [32] A Ultra-Low Specific On-Resistance and Extended Gate SJ LDMOS Structure
    Lijuan Wu
    Jiaqi Chen
    Hang Yang
    QiLin Ding
    Xing Chen
    Shaolian Su
    Transactions on Electrical and Electronic Materials, 2021, 22 : 211 - 216
  • [33] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Kun Cheng
    Shengdong Hu
    Yuyu Jiang
    Qi Yuan
    Dong Yang
    Ye Huang
    Jianmei Lei
    Zhi Lin
    Xichuan Zhou
    Fang Tang
    Journal of Computational Electronics, 2017, 16 : 83 - 89
  • [34] Simulation-based performance analysis of an ultra-low specific on-resistance trench SOI LDMOS with a floating vertical field plate
    Cheng, Kun
    Hu, Shengdong
    Jiang, Yuyu
    Yuan, Qi
    Yang, Dong
    Huang, Ye
    Lei, Jianmei
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (01) : 83 - 89
  • [35] A low specific on-resistance SOI MOSFET with dual gates and a recessed drain
    罗小蓉
    罗尹春
    范叶
    胡刚毅
    王骁玮
    张正元
    范远航
    蔡金勇
    王沛
    周坤
    Chinese Physics B, 2013, (02) : 438 - 442
  • [36] Multi-dimensional accumulation gate LDMOS with ultra-low specific on-resistance
    Wu, Lijuan
    Yang, Gang
    Liu, Mengjiao
    Liang, Jiahui
    Zhang, Mengyuan
    Zhang, Tengfei
    MICROELECTRONICS JOURNAL, 2023, 138
  • [37] A low specific on-resistance SOI MOSFET with dual gates and a recessed drain
    Luo Xiao-Rong
    Luo Yin-Chun
    Fan Ye
    Hu Gang-Yi
    Wang Xiao-Wei
    Zhang Zheng-Yuan
    Fan Yuan-Hang
    Cai Jin-Yong
    Wang Pei
    Zhou Kun
    CHINESE PHYSICS B, 2013, 22 (02)
  • [38] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    周坤
    罗小蓉
    范远航
    罗尹春
    胡夏融
    张波
    Chinese Physics B, 2013, 22 (06) : 546 - 552
  • [39] A low on-resistance buried current path SOI p-channel LDMOS compatible with n-channel LDMOS
    Zhou Kun
    Luo Xiao-Rong
    Fan Yuan-Hang
    Luo Yin-Chun
    Hu Xia-Rong
    Zhang Bo
    CHINESE PHYSICS B, 2013, 22 (06)
  • [40] 600V Integrable Dual-Trench LDMOS with Ultralow Specific On-Resistance and Enhanced Switching Performance
    Yao, Guo-Liang
    Luo, Xiao-Rong
    Zhang, Shao-Hua
    Wul, Mei-Fei
    Wul, Jian-Xing
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 822 - 824