Low Specific On-Resistance SOI LDMOS with Non-Depleted Embedded P-Island and Dual Trench Gate

被引:1
|
作者
Fan, Jie [1 ]
Sun, Sheng-Ming [1 ]
Wang, Hai-Zhu [1 ]
Zou, Yong-Gang [1 ]
机构
[1] Changchun Univ Sci & Technol, State Key Lab High Power Semicond Laser, Changchun 130022, Jilin, Peoples R China
关键词
Metals - Oxide semiconductors - Semiconductor doping - MOS devices;
D O I
10.1088/0256-307X/35/3/038501
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A new silicon-on-insulator (SOI) trench lateral double-diffused metal oxide semiconductor (LDMOS) with a reduced specific on-resistance R-on,R-sp is presented. The structure features a non-depleted embedded p-type island (EP) and dual vertical trench gate (DG) (EP-DG SOI). First, the optimized doping concentration of drift region is increased due to the assisted depletion effect of EP. Secondly, the dual conduction channel is provided by the DG when the EP-DG SOI is in the on-state. The increased optimized doping concentration of the drift region and the dual conduction channel result in a dramatic reduction in R-on,R-sp. The mechanism of the EP is analyzed, and the characteristics of R-on,R-sp and breakdown voltage (BV) are discussed. Compared with conventional trench gate SOI LDMOS, the EP-DG SOI decreases R-on,R-sp by 47.1% and increases BV from 196 V to 212 V at the same cell pitch by simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Experimental Investigation of Dual-Gate LDMOS for Low On-Resistance
    Lu, Li
    Xiao, Kui
    Xiao, Jinyu
    Zheng, Guiqiang
    Yu, Zhongxuan
    Liu, Siyang
    Sun, Weifeng
    Lin, Feng
    Chen, Shuxian
    Xu, Chaoqi
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 165 - 168
  • [22] A low on-resistance triple RESURF SOT LDMOS with planar and trench gate integration
    Luo Xiao-Rong
    Yao Guo-Liang
    Zhang Zheng-Yuan
    Jiang Yong-Heng
    Zhou Kun
    Wang Pei
    Wang Yuan-Gang
    Lei Tian-Fei
    Zhang Yun-Xuan
    Wei Jie
    CHINESE PHYSICS B, 2012, 21 (06)
  • [23] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    李鹏程
    罗小蓉
    罗尹春
    周坤
    石先龙
    张彦辉
    吕孟山
    Chinese Physics B, 2015, 24 (04) : 403 - 408
  • [24] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    Li Peng-Cheng
    Luo Xiao-Rong
    Luo Yin-Chun
    Zhou Kun
    Shi Xian-Long
    Zhang Yan-Hui
    Lv Meng-Shan
    CHINESE PHYSICS B, 2015, 24 (04)
  • [25] A low specific on-resistance SOI LDMOS with a novel junction field plate
    Luo Yin-Chun
    Luo Xiao-Rong
    Hu Gang-Yi
    Fan Yuan-Hang
    Li Peng-Cheng
    Wei Jie
    Tan Qiao
    Zhang Bo
    CHINESE PHYSICS B, 2014, 23 (07)
  • [26] A low specific on-resistance SOI LDMOS with a novel junction field plate
    罗尹春
    罗小蓉
    胡刚毅
    范远航
    李鹏程
    魏杰
    谭桥
    张波
    Chinese Physics B, 2014, 23 (07) : 694 - 698
  • [27] Low Specific On-resistance SOI LDMOS Device with P+P-top Layer in the Drift Region
    Yao, Jia-Fei
    Guo, Yu-Feng
    Xu, Guang-Ming
    Hua, Ting-Ting
    Lin, Hong
    Xiao, Jian
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 673 - 681
  • [28] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    雷天飞
    罗小蓉
    葛锐
    陈曦
    王元刚
    姚国亮
    蒋永恒
    张波
    李肇基
    半导体学报, 2011, (10) : 49 - 52
  • [29] Ultra-low specific on-resistance SOI double-gate trench-type MOSFET
    Lei Tianfei
    Luo Xiaorong
    Ge Rui
    Chen Xi
    Wang Yuangang
    Yao Guoliang
    Jiang Yongheng
    Zhang Bo
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (10)
  • [30] Ultra-low Specific On-resistance SOI High Voltage Trench LDMOS with Dielectric Field Enhancement Based on ENBULF Concept
    Zhang, Wentong
    Qiao, Ming
    Wu, Lijuan
    Ye, Ke
    Wang, Zhuo
    Wang, Zhigang
    Luo, Xiaorong
    Zhang, Sen
    Su, Wei
    Zhang, Bo
    Li, Zhaoji
    2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 329 - 332