Modeling and Optimization of TSV for Crosstalk Mitigation in 3D Neuromorphic System

被引:0
|
作者
Ehsan, M. Amimul [1 ]
Zhou, Zen [2 ]
Yi, Yang [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66045 USA
[2] Intel Corp, 3600 Juliette Ln, Santa Clara, CA 95054 USA
基金
美国国家科学基金会;
关键词
Neuromorphic technology; Neural network; Crosstalk; Massive parallelism; TSV array; 3D structure; EXTRACTION; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal oxide semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.
引用
收藏
页码:621 / 626
页数:6
相关论文
共 50 条
  • [41] Algorithms for TSV resource sharing and optimization in designing 3D stacked ICs
    Lee, Byunghyun
    Kim, Taewhan
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 184 - 194
  • [42] Distributed Multi TSV 3D Clock Distribution Network in TSV-based 3D IC
    Kim, Dayoung
    Kim, Joohee
    Cho, Jonghyun
    Pak, Jun So
    Kim, Joungho
    Lee, Hyungdong
    Lee, Junho
    Park, Kunwoo
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 87 - 90
  • [43] 3D EBSD characterizations on copper TSV for 3D interconnections
    Putra, W. N.
    Trigg, A. D.
    Li, H. Y.
    Gan, C. L.
    2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2014, : 295 - 299
  • [44] Thermal Analysis and Heat Dissipation Optimization of 3D Packaging with TSV Interposer
    Ma, He
    Yu, Daquan
    Wang, Jun
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 699 - 704
  • [45] RETRACTED ARTICLE: TSV Aware 3D IC Partitioning with Area Optimization
    Jeya Prakash Kadambarajan
    Sivakumar Pothiraj
    Arabian Journal for Science and Engineering, 2023, 48 : 2587 - 2587
  • [46] Convergence of 3D integrated packaging and 3D TSV ICs
    Chhabra, Navjot
    SOLID STATE TECHNOLOGY, 2010, 53 (08) : 22 - 23
  • [47] 3D/TSV Enabling Technologies for SOC/NOC: Modeling and Design Challenges
    Salah, Khaled
    El Rouby, Alaa
    Ragai, Hani
    Ismail, Yehea
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 268 - 271
  • [48] Crosstalk and Power Analysis in Tapered based Composite Cu-CNT TSV in 3D IC
    Chandrakar, Shivangi
    Gupta, Deepika
    Majumder, Manoj Kumar
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [49] Mask 3D induced Phase and the mitigation by absorber optimization
    Finders, Jo
    Galvier, Jean
    OPTICAL MICROLITHOGRAPHY XXVIII, 2015, 9426
  • [50] Characterization and mitigation of electronic crosstalk on InGaAs PIN 3D flash LiDAR imagers
    Reinhardt, Andrew D.
    Bradley, Cullen P.
    McManamon, Paul F.
    OPTICS EXPRESS, 2021, 29 (18): : 28481 - 28502