Modeling and Optimization of TSV for Crosstalk Mitigation in 3D Neuromorphic System

被引:0
|
作者
Ehsan, M. Amimul [1 ]
Zhou, Zen [2 ]
Yi, Yang [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66045 USA
[2] Intel Corp, 3600 Juliette Ln, Santa Clara, CA 95054 USA
基金
美国国家科学基金会;
关键词
Neuromorphic technology; Neural network; Crosstalk; Massive parallelism; TSV array; 3D structure; EXTRACTION; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal oxide semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.
引用
收藏
页码:621 / 626
页数:6
相关论文
共 50 条
  • [31] Dynamic data split: A crosstalk suppression scheme in TSV-based 3D IC
    Wang, Qin
    Chen, Zhenyang
    Jiang, Jianfei
    Guo, Zheng
    Mao, Zhigang
    INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 23 - 30
  • [32] Robust TSV-based 3D NoC Design to Counteract Electromigration and Crosstalk Noise
    Das, Sourav
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1366 - 1371
  • [33] Modeling, Measurement and Mitigation of Crosstalk Noise Coupling in 3D-ICs
    Cai, Liuchun
    Harjani, Ramesh
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 685 - 688
  • [34] 3D Modeling and Electrical Characteristics of Through-Silicon-Via (TSV) in 3D Integrated Circuits
    Liang, Lei
    Miao, Min
    Li, Zhensong
    Xu, Shufang
    Zhang, Yuexia
    Zhang, Xiaoqing
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 471 - 475
  • [35] 3D Rockfall Modeling and Mitigation Design Reliability
    Zhang, Runing
    Rock, Alan
    ENGINEERING GEOLOGY FOR SOCIETY AND TERRITORY, VOL 2: LANDSLIDE PROCESSES, 2015, : 2037 - 2040
  • [36] TSV Repairing for 3D ICs using Redundant TSV
    Ghosh, Sudeep
    Roy, Surajit Kumar
    Rahaman, Hafizur
    Giri, Chandan
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [37] Simulation in 3D Integration and TSV
    Weide-Zaage, K.
    Moujbani, A.
    Kludt, J.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [38] Opportunities and Challenges on Nanoscale 3D Neuromorphic Computing System
    An, Hongyu
    Zhou, Zhen
    Yi, Yang
    2017 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY & SIGNAL/POWER INTEGRITY (EMCSI), 2017, : 416 - 421
  • [39] 3D Memristor Crossbar Architecture for a Multicore Neuromorphic System
    Fernando, B. Rasitha
    Qi, Yangjie
    Yakopcic, Chris
    Taha, Tarek M.
    2020 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2020,
  • [40] On Accurate Full-Chip Extraction and Optimization of TSV-to-TSV Coupling Elements in 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 281 - 288