Modeling and Optimization of TSV for Crosstalk Mitigation in 3D Neuromorphic System

被引:0
|
作者
Ehsan, M. Amimul [1 ]
Zhou, Zen [2 ]
Yi, Yang [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66045 USA
[2] Intel Corp, 3600 Juliette Ln, Santa Clara, CA 95054 USA
基金
美国国家科学基金会;
关键词
Neuromorphic technology; Neural network; Crosstalk; Massive parallelism; TSV array; 3D structure; EXTRACTION; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal oxide semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.
引用
收藏
页码:621 / 626
页数:6
相关论文
共 50 条
  • [21] Delay and Power Optimization with TSV-aware 3D Floorplanning
    Ahmed, Mohammad A.
    Chrzanowska-Jeske, Malgorzata
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 189 - 196
  • [22] Comprehensive Study for RF Interference Limited 3D TSV Optimization
    Lee, Sang Kyung
    Kang, Chang Yong
    Kirsch, Paul
    Arkalqud, Sitaram
    Jammy, Raj
    Lee, Byoung Hun
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [23] TSV-Aware 3D Test Wrapper Chain Optimization
    Wu, Yu-Yi
    Huang, Shih-Hsu
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [24] Modeling of Substrate Contacts in TSV-based 3D ICs
    Watanabe, Masayuki
    Fukase, Masa-aki
    Imai, Masashi
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Kurokawa, Atsushi
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,
  • [25] Development of 3D silicon module with TSV for system in packaging
    Khan, Navas
    Rao, Vempati Srinivasa
    Lim, Samule
    We, Ho Soon
    Lee, Vincent
    Wu, Zhang Xiao
    Rui, Yang
    Ebin, Liao
    Chai, T. C.
    Kripesh, V.
    Lau, John
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 550 - +
  • [26] 3D TSV System in Package (SiP) for aerospace applications
    Riou, J. C.
    Bailly, E.
    Bunel, C.
    Lenoir, L.
    Pommier, M.
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [27] Finite element modeling on electromigration of TSV interconnect in 3D package
    Zhang, Yuanxiang
    Yu, Sijia
    Su, Deqi
    Shen, Zhipeng
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 695 - 698
  • [28] High-level TSV Resource Sharing and Optimization for TSV based 3D IC Designs
    Lee, Byunghyun
    Kim, Taewhan
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 153 - 158
  • [29] Full-Chip Multiple TSV-to-TSV Coupling Extraction and Optimization in 3D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [30] ShieldUS: A Novel Design of Dynamic Shielding for Eliminating 3D TSV Crosstalk Coupling Noise
    Chang, Yuan-Ying
    Huang, Yoshi Shih-Chieh
    Narayanan, Vijaykrishnan
    King, Chung-Ta
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 675 - 680