Modeling and Optimization of TSV for Crosstalk Mitigation in 3D Neuromorphic System

被引:0
|
作者
Ehsan, M. Amimul [1 ]
Zhou, Zen [2 ]
Yi, Yang [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66045 USA
[2] Intel Corp, 3600 Juliette Ln, Santa Clara, CA 95054 USA
基金
美国国家科学基金会;
关键词
Neuromorphic technology; Neural network; Crosstalk; Massive parallelism; TSV array; 3D structure; EXTRACTION; SILICON;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Neuromorphic computing is an emerging technology that describes the biological neural systems and implementation of its electrical model in complementary metal oxide semiconductor (CMOS) VLSI system. Three dimensional (3D) integration can be applied in hardware implementation of neuromorphic computing that provides high device interconnection density using fast and energy efficient links with excellent distribution and communication among the neuron layers. In this work, we studied the necessities of neuromorphic computing based on 3D integration technology, design challenges, and a possible solution to overcome the effect of huge parallelism of well-connected synaptic system. Using the force directed optimization algorithm, an optimal interconnect array pattern is identified for a proposed structure that could mitigate significant amount of crosstalk. For the analysis of crosstalk, an electrical model of the optimal array structure is proposed and it has been validated by comparing its simulation results with those extracted from commercial tools. This work can be used as a basis study for successful implementation of next generation 3D neuromorphic computation for high performance application.
引用
收藏
页码:621 / 626
页数:6
相关论文
共 50 条
  • [1] Crosstalk evaluation, suppression and modeling in 3D through-strata-via (TSV) network
    Department of Electrical, Computer and Systems Engineering, Rensselaer Polytechnic Institute, Troy, NY 12180, United States
    不详
    IEEE 3D Syst. Integr. Conf., 3DIC,
  • [2] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (20):
  • [3] Electrical Modeling of 3D Stacked TSV
    Zhang, Zhi-Min
    Lin, Shin-Chun
    Pan, Chung-Long
    Huang, Yu-Jung
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 254 - 257
  • [4] Measurement and Crosstalk Analysis of Hexagonal TSV Bundle in 3D ICs
    Qu, Chenbing
    Zhu, Zhangming
    En, Yunfei
    Wang, Liwei
    2020 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2020 ONLINE), 2020,
  • [5] Modeling and Crosstalk Evaluation of 3-D TSV-Based Inductor With Ground TSV Shielding
    Mondal, Saikat
    Cho, Sang-Bock
    Kim, Bruce C.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 308 - 318
  • [6] Capacitive Coupling Mitigation for TSV-based 3D ICs
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [7] Crosstalk-aware TSV-buffer Insertion in 3D IC
    Chen, Yen-Hao
    Huang, Po-Chen
    Chen, Fu-Wei
    Wu, Allen C-H
    Hwang, TingTing
    32ND IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (IEEE SOCC 2019), 2019, : 400 - 405
  • [8] Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Zhao, Zhiwen
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [9] Optimization of Test Wrapper for TSV Based 3D SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (05): : 511 - 529
  • [10] Optimization of Test Wrapper for TSV Based 3D SOCs
    Surajit Kumar Roy
    Chandan Giri
    Hafizur Rahaman
    Journal of Electronic Testing, 2016, 32 : 511 - 529