Design and Testing Strategies for Modular 3-D-Multiprocessor Systems Using Die-Level Through Silicon Via Technology

被引:13
作者
Beanato, Giulia [1 ]
Giovannini, Paolo [1 ]
Cevrero, Alessandro [1 ]
Athanasopoulos, Panagiotis [1 ]
Zervas, Michael [1 ]
Temiz, Yuksel [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Microelect Syst Lab, CH-1015 Lausanne, Switzerland
关键词
Multi-core processor architecture; three-dimensional (3-D) integration; through-silicon via (TSV); STACKING TECHNOLOGY; 3D;
D O I
10.1109/JETCAS.2012.2193837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An innovative modular 3-D stacked multi-processor architecture is presented. The platform is composed of completely identical stacked dies connected together by through-silicon-vias (TSVs). Each die features four 32-bit embedded processors and associated memory modules, interconnected by a 3-D network- on-chip (NoC), which can route packets in the vertical direction. Superimposing identical planar dies minimizes design effort and manufacturing costs, ensuring at the same time high flexibility and reconfigurability. A single die can be used either as a fully testable standalone chip multi-processor (CMP), or integrated in a 3-D stack, increasing the overall core count and consequently the system performance. To demonstrate the feasibility of this architecture, fully functional samples have been fabricated using a conventional UMC 90 nm complementary metal-oxide-semiconductor process and stacked using an in-house, via-last Cu-TSV process. Initial results show that the proposed 3-D-CMP is capable of operating at a target frequency of 400 MHz, supporting a vertical data bandwidth of 3.2 Gb/s.
引用
收藏
页码:295 / 306
页数:12
相关论文
共 38 条
[1]  
Amdahl G. M., 1967, P APR 18 20 1967 SPR, P483, DOI [10.1145/1465482.1465560, DOI 10.1145/1465482.1465560]
[2]  
[Anonymous], P DATE
[3]  
[Anonymous], 2010, P 16 INT S HIGH PERF
[4]  
Azevedo A, 2009, LECT NOTES COMPUT SC, V5409, P404
[5]  
Bandyopadhyay T., 2009, IEEE International Conference on 3D System Integration, P1
[6]  
Bell S., 2008, P 2008 IEEE INT SOL, DOI DOI 10.1109/ISSCC.2008.4523070
[7]   Interconnects in the third dimension: Design challenges for 3D ICs [J].
Bernstein, Kerry ;
Andry, Paul ;
Cann, Jerome ;
Emma, Phil ;
Greenberg, David ;
Haensch, Wilfried ;
Ignatowski, Mike ;
Koester, Steve ;
Magerlein, John ;
Puri, Ruchir ;
Young, Albert .
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, :562-+
[8]  
Black B, 2006, INT SYMP MICROARCH, P469
[9]  
Bower C. A., 2006, 2006 Proceedings. 56th Electronic Components & Technology Conference (IEEE Cat. No. 06CH37766C)
[10]   A thermal-driven floorplanning algorithm for 3D ICs [J].
Cong, J ;
Wei, J ;
Zhang, Y .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :306-313