共 35 条
Low-Power Logic-in-Memory Complementary Inverter Based on p-WSe2 and n-WS2
被引:8
作者:
Shen, Hongzhi
[1
]
Ren, Junwen
[1
]
Hu, Junchao
[1
]
Liu, Zeyi
[1
]
Chen, Yingying
[1
]
Wen, Xinglin
[1
,2
]
Li, Dehui
[1
,2
]
机构:
[1] Huazhong Univ Sci & Technol, Sch Opt & Elect Informat, Wuhan 430074, Peoples R China
[2] Huazhong Univ Sci & Technol, Wuhan Natl Lab Optoelect, Wuhan 430074, Peoples R China
关键词:
inverters;
logic-in-memory;
non-von Neumann;
transition metal dichalcogenides;
D O I:
10.1002/aelm.202200768
中图分类号:
TB3 [工程材料学];
学科分类号:
0805 ;
080502 ;
摘要:
Transition metal dichalcogenides have been considered as candidate materials to construct logic-in-memory devices for realizing non-von-Neumann architecture. Thus, reducing the power consumption is extremely critical for their applications in big data and artificial intelligence. Here, a low-power logic-in-memory device is demonstrated by constructing complementary inverter with p-WSe2 and n-WS2 transistors. By engineering the interface states between WSe2 (WS2) and substrate artificially, non-volatile memory with resistance ratio of 10(4) and 10(3) after 500 s are achieved in individual WSe2 and WS2 transistors, respectively. Furthermore, a complementary inverter with a retention time longer than 500 s is realized by connecting p-WSe2 and n-WS2 transistors. More importantly, the static operating source-drain current I-ds of this inverter is around 0.5/0.1 nA at low/high resistance states with source-drain voltage V-ds = 5 V, and the hysteresis window is located around 0 V, both of which can reduce the energy consumption dramatically and leads to the low operation power. This work provides a convenient strategy to build a non-von-Neumann device toward post-Moore information processing technology.
引用
收藏
页数:6
相关论文