Local Memory and Logic Arrangement for Ultra-Low Power Array Processors

被引:0
作者
Paasio, Ari [1 ]
机构
[1] Univ Turku, TRC, Turku, Finland
来源
2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2017年
关键词
wave computing; local binary memory; local binary logic; ultra low-power; PMOS logic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Array processors, and vision chips in particular, have mostly been designed from maximum processing speed point of view. There are applications in e.g. surveillance field, where the image content is analyzed rather rarely and where on the other hand the power consumption is of greater importance due to battery operation functionality. In sensing applications it is customary to use a coarser sensing for triggering a finer tuned sensor, where the coarse sensor is optimized for lower power and where the sensing abilities have been relaxed to that of a triggering ability. In this paper we continue on reporting on the progress of PMOS only based cellular array processor by introducing a possible arrangement for local binary memory and local binary logic.
引用
收藏
页码:31 / 34
页数:4
相关论文
共 4 条
[1]  
Laiho M, 2011, FOCAL-PLANE SENSOR-PROCESSOR CHIPS, P45, DOI 10.1007/978-1-4419-6475-5_3
[2]   A SIMD Cellular Processor Array Vision Chip With Asynchronous Processing Capabilities [J].
Lopich, Alexey ;
Dudek, Piotr .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (10) :2420-2431
[3]  
Paasio A., 2016, 15 INT WORKSH CELL N
[4]  
Paasio A, 2016, IEEE INT SYMP CIRC S, P2515, DOI 10.1109/ISCAS.2016.7539104