FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics

被引:1
|
作者
Abbasi, Shuja Ahmad [1 ]
Zulhelmi [2 ,3 ]
Alamoud, Abdul Rahman M. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Riyadh 11421, Saudi Arabia
[2] Syiah Kuala Univ, Dept Elect Engn, Darussalam Banda Aceh 23111, Indonesia
[3] King Saud Univ, Riyadh 11421, Saudi Arabia
来源
IEICE ELECTRONICS EXPRESS | 2015年 / 12卷 / 16期
关键词
pipeline multipliers; field programmable gate arrays; digital signal processing; PARTIAL PRODUCT REDUCTION;
D O I
10.1587/elex.12.20150450
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research is about a new approach, which is used for optimizing multipliers designs, which are based on the concept of Vedic mathematics. The design has been targeted to to FPGAs (state-of-the art field-programmable gate arrays). It has been assessed that the multiplier produces partial products by utilizing Vedic mathematics concept by deploying basic 4 x 4 multipliers, which is designed by exploiting special features of multiplexers and 6-input look up tables (LUTs) on the same slices, resulting in considerable minimization in area. The multiplier has been realized on Xilinx (R) Virtex-5 FPGAs. It is significant to notice that pipeline adders were used to obtain final products. Furthermore, the multiplier is developed and organized by using pipeline schemes, which contribute to the enhancement of operating frequency of the multiplier. The results show that the 32-bit pipeline multiplier can work up to a clock frequency of 450 MHz. It has utilized 514 slices and 1157 flip-flops and has much less dynamic power than the other reported work.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Design of High Performance 8-bit Vedic Multiplier
    Yogendri
    Gupta, Anil Kumar
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND AUTOMATION (ICACCA 2016), 2016, : 11 - 16
  • [32] IMPLEMENTATION OF 24 BIT HIGH SPEED FLOATING POINT VEDIC MULTIPLIER
    Menon, Athira M. S.
    Renjith, R. J.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 453 - 457
  • [33] High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics
    Pradhan, Manoranjan
    Panda, Rutuparna
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (03) : 300 - 307
  • [34] A High-speed Unsigned 32-bit Multiplier Based on Booth-encoder and Wallace-tree Modifications
    Xuan-Vy Luu
    Trong-Thuc Hoang
    Trong-Tu Bui
    Anh-Vu Dinh-Duc
    2014 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2014, : 739 - 744
  • [35] Design of a 32-bit Accuracy-Controllable Approximate Multiplier for FPGAs
    Sano, Masaki
    Shirane, Kenta
    Nishikawa, Hiroki
    Kong, Xiangbo
    Tomiyama, Hiroyuki
    Yang, Tongxin
    Ukezono, Tomoaki
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 55 - 56
  • [36] Design of a Vedic Multiplier based 64-bit Multiplier Accumulator Unit
    Balachandar, Abinav
    Patel, Aniket
    Ramesh, S. R.
    2024 5TH INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN INFORMATION TECHNOLOGY, ICITIIT 2024, 2024,
  • [37] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics
    Gadakh, Sheetal N.
    Khade, Amitkumar
    2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
  • [38] Design of a conditional sign decision Booth encoder for a high performance 32 x 32-bit digital multiplier
    Song, MY
    Asada, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (09) : 1709 - 1717
  • [39] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    A Deepa
    C N Marimuthu
    Sādhanā, 2019, 44
  • [40] Design of a high speed Vedic multiplier and square architecture based on Yavadunam Sutra
    Deepa, A.
    Marimuthu, C. N.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2019, 44 (09):