共 50 条
- [21] Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor 2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 484 - 489
- [22] CLA based 32-Bit Signed Pipelined Multiplier 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 849 - 852
- [23] Novel High Speed Vedic Mathematics Multiplier using Compressors 2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
- [24] High speed Vedic Multiplier for Image processing using FPGA PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
- [25] Design of a 32-Bit CMOS fixed/floating point multiplier Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (01): : 91 - 95
- [26] Design and Simulation of Enhanced 64-bit Vedic Multiplier 2017 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2017,
- [27] Multiplier design based on ancient Indian Vedic Mathematics ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 504 - 507
- [28] High Throughput 32-bit AES Implementation in FPGA 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1806 - +
- [29] Novel High-Speed Architecture for 32-Bit Binary Coded Decimal (BCD) Multiplier 2008 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, 2008, : 542 - 545
- [30] Design of High Speed Vedic Multiplier using Multiplexer based Adder 2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453