FPGA design, simulation and prototyping of a high speed 32-bit pipeline multiplier based on Vedic mathematics

被引:1
|
作者
Abbasi, Shuja Ahmad [1 ]
Zulhelmi [2 ,3 ]
Alamoud, Abdul Rahman M. [1 ]
机构
[1] King Saud Univ, Dept Elect Engn, Riyadh 11421, Saudi Arabia
[2] Syiah Kuala Univ, Dept Elect Engn, Darussalam Banda Aceh 23111, Indonesia
[3] King Saud Univ, Riyadh 11421, Saudi Arabia
来源
IEICE ELECTRONICS EXPRESS | 2015年 / 12卷 / 16期
关键词
pipeline multipliers; field programmable gate arrays; digital signal processing; PARTIAL PRODUCT REDUCTION;
D O I
10.1587/elex.12.20150450
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research is about a new approach, which is used for optimizing multipliers designs, which are based on the concept of Vedic mathematics. The design has been targeted to to FPGAs (state-of-the art field-programmable gate arrays). It has been assessed that the multiplier produces partial products by utilizing Vedic mathematics concept by deploying basic 4 x 4 multipliers, which is designed by exploiting special features of multiplexers and 6-input look up tables (LUTs) on the same slices, resulting in considerable minimization in area. The multiplier has been realized on Xilinx (R) Virtex-5 FPGAs. It is significant to notice that pipeline adders were used to obtain final products. Furthermore, the multiplier is developed and organized by using pipeline schemes, which contribute to the enhancement of operating frequency of the multiplier. The results show that the 32-bit pipeline multiplier can work up to a clock frequency of 450 MHz. It has utilized 514 slices and 1157 flip-flops and has much less dynamic power than the other reported work.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Design and FPGA-based Implementation of a High Performance 32-bit DSP Processor
    Ferdous, Tasnim
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 484 - 489
  • [22] CLA based 32-Bit Signed Pipelined Multiplier
    Bokade, Smruti
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 849 - 852
  • [23] Novel High Speed Vedic Mathematics Multiplier using Compressors
    Huddar, Sushma R.
    Rao, Sudhir
    Kalpana, M.
    Mohan, Surabhi
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 465 - 469
  • [24] High speed Vedic Multiplier for Image processing using FPGA
    Jayakumar, S.
    Sumathi, S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [25] Design of a 32-Bit CMOS fixed/floating point multiplier
    Yu, D.S.
    Shen, X.B.
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (01): : 91 - 95
  • [26] Design and Simulation of Enhanced 64-bit Vedic Multiplier
    Naqvi, Syed Zohaib Hassan
    2017 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2017,
  • [27] Multiplier design based on ancient Indian Vedic Mathematics
    Tiwari, Honey Durga
    Gankhuyag, Ganzorig
    Kim, Chan Mo
    Cho, Yong Beom
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 504 - 507
  • [28] High Throughput 32-bit AES Implementation in FPGA
    Chang, Chi-Jeng
    Huang, Chi-Wu
    Chang, Kuo-Huang
    Chen, Yi-Cheng
    Hsieh, Chung-Cheng
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1806 - +
  • [29] Novel High-Speed Architecture for 32-Bit Binary Coded Decimal (BCD) Multiplier
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    2008 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, 2008, : 542 - 545
  • [30] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453