Inelastic Electron Tunneling Spectroscopy (IETS) Study of Ultra-thin Gate Dielectrics for Advanced CMOS Technology

被引:2
|
作者
Ma, T. P. [1 ]
机构
[1] Yale Univ, New Haven, CT 06520 USA
关键词
SILICON; INSULATOR; LAYERS; TRAPS;
D O I
10.1149/1.3572304
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As the thickness of the gate dielectric in a CMOS transistor continues to shrink in each new generation of integrated circuits in order to meet the targeted gains in performance and circuit density, it becomes increasingly difficult for some conventional dielectric characterization tools, such as infrared spectroscopy, Raman spectroscopy, neutron scattering, and Rutherford scattering, to reveal their structural and compositional information. In contrast, the Inelastic Electron Tunneling Spectroscopy (IETS) technique, which relies on tunneling current to probe the ultra-thin gate dielectric in a metal-insulator-semiconductor (MIS) sandwich, becomes more sensitive when the tunneling current increases, which is in the direction of the CMOS scaling trend. IETS can address materials issues related to reactions and intermixing at interfaces, as well as properties related to carrier mobility and reliability, such as phonon modes, impurities, and charge traps, for structures that are difficult to accurately characterize by other techniques. The principle of operation, experimental considerations, and examples will be shown in this paper to illustrate the capabilities and limitations of the IETS technique.
引用
收藏
页码:545 / 561
页数:17
相关论文
共 50 条
  • [31] Inelastic Electron Tunneling Spectroscopy: Investigation of Bulk Dielectrics and Molecules
    Kim, Youngsang
    Chang, Soon W.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1411 - 1419
  • [32] Gate-prior-to-isolation CMOS-technology with through-the-gate-implanted ultra-thin gate oxides
    Schwalke, U
    Gruensfelder, C
    Gschwandtner, A
    Innertsberger, G
    Kerber, M
    ULTRATHIN SIO2 AND HIGH-K MATERIALS FOR ULSI GATE DIELECTRICS, 1999, 567 : 597 - 602
  • [33] Inelastic electron tunneling study of crystallization effects and defect energies in hafnium oxide gate dielectrics
    Kim, Eun Ji
    Shandalov, Michael
    Saraswat, Krishna C.
    McIntyre, Paul C.
    APPLIED PHYSICS LETTERS, 2011, 98 (03)
  • [34] Simulation of tunneling gate current in ultra-thin SOI MOSFETs
    Fiegna, C
    Abramo, A
    2001 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, PROCEEDINGS, 2001, : 110 - 113
  • [35] Evaluation of ultra-thin gate stack dielectrics for 0.1 μm PMOSFETs
    Srivastava, A
    Osburn, CM
    Yee, KF
    Heinisch, HH
    Vogel, EM
    Ahmed, KZ
    Wang, Z
    Min, K
    Timberlake, B
    Parker, C
    Wortman, JJ
    Hauser, JR
    ADVANCES IN RAPID THERMAL PROCESSING, 1999, 99 (10): : 81 - 88
  • [36] Electrical characterization of ultra-thin oxides and high K gate dielectrics
    Hillard, RJ
    Howland, WH
    Mazur, RG
    Hobbs, CC
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY 2000, INTERNATIONAL CONFERENCE, 2001, 550 : 105 - 112
  • [37] Thickness measurement of ultra-thin gate dielectrics under inversion condition
    Zhu, WJ
    Khare, M
    Snare, J
    Varekamp, PR
    Ku, SH
    Agnello, P
    Chen, TC
    Ma, TP
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 212 - 215
  • [38] Impacts of HF etching on ultra-thin core gate oxide integrity in dual gate oxide CMOS technology
    Lee, DY
    Lin, HC
    Chen, CL
    Huang, TY
    Wang, TH
    Lee, TL
    Chen, SC
    Liang, MS
    2003 8TH INTERNATIONAL SYMPOSIUM ON PLASMA- AND PROCESS-INDUCED DAMAGE, 2003, : 77 - 80
  • [39] Ultra-thin gate SiO2 technology
    Iwai, H
    Momose, HS
    Ohmi, S
    PHYSICS AND CHEMISTRY OF SIO2 AND THE SI-SIO2 INTERFACE - 4, 2000, 2000 (02): : 3 - 17
  • [40] Thin films and inelastic electron tunneling spectroscopy.
    Leblanc, RM
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 1996, 212 : 248 - CHED