Design of q-Parallel LFSR-Based Syndrome Generator

被引:0
|
作者
Kim, Seung-Youl [1 ]
Cho, Kyoung-Rok [1 ]
Lee, Je-Hoon [2 ]
机构
[1] Chungbuk Natl Univ, Dept Comp & Commun Engn, Cheongju, Chungbuk 361763, South Korea
[2] Kangwon Natl Univ, Div Elect Informat & Commun Engn, Gangwon 245711, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2015年 / E98C卷 / 07期
基金
新加坡国家研究基金会;
关键词
error control code; parallel architecture; LFSR; BCH;
D O I
10.1587/transele.E98.C.594
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new parallel architecture of syndrome generator for a high-speed BCH (Bose-Chaudhuri-Hocquenghem) decoder. In particular, the proposed parallel syndrome generators are based on LFSR (linear feedback shift register) architecture to achieve high throughput without significant area overhead. From the experimental results, the proposed approach achieves 4.60 Gbps using 0.25-mu m standard CMOS technology. This result is much faster than the conventional byte-wise GFM-based counterpart. The high throughputs are due to the well-tuned hardware implementation using unfolding transformation.
引用
收藏
页码:594 / 596
页数:3
相关论文
共 50 条
  • [1] Unpredictable 16 bits LFSR-based True Random Number Generator
    Han, Mangi
    Kim, Youngmin
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 284 - 285
  • [2] Security Analyses of Different LFSR-Based Ciphers to Propose a Novel Approach Compatible with Parallel Computing Platform, Providing Resistance Against Various LFSR-Based Attacks
    Shah, Trishla
    Upadhyay, Darshana
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON ICT FOR SUSTAINABLE DEVELOPMENT, ICT4SD 2015, VOL 1, 2016, 408 : 347 - 359
  • [3] LFSR-Based Generation of Multicycle Tests
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (03) : 503 - 507
  • [4] Zero-bias True Random Number Generator using LFSR-based Scrambler
    Mao, Wei
    Li, Yongfu
    Heng, Chun-Huat
    Lian, Yong
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 886 - 889
  • [5] A reseeding technique for LFSR-based BIST applications
    Lai, NC
    Wang, SJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 200 - 205
  • [6] LFSR-based ring signature scheme
    Zheng Dong
    Li Xiangxue
    Chen Kefei
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (03): : 397 - 400
  • [7] A Lightweight LFSR-Based Strong Physical Unclonable Function Design on FPGA
    Hou, Shen
    Guo, Yang
    Li, Shaoqing
    IEEE ACCESS, 2019, 7 : 64778 - 64787
  • [8] CoLPUF : A Novel Configurable LFSR-based PUF
    Srinivasu, B.
    Vikramkumar, P.
    Chattopadhyay, Anupam
    Lam, Kwok-Yan
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 358 - 361
  • [9] A dynamically configurable LFSR-based PUF design against machine learning attacks
    Shen Hou
    Ding Deng
    Zhenyu Wang
    Jiahe Shi
    Shaoqing Li
    Yang Guo
    CCF Transactions on High Performance Computing, 2021, 3 : 31 - 56
  • [10] Approximate Multiplier Design With LFSR-Based Stochastic Sequence Generators for Edge AI
    Sasmal, Mrinmay
    Joseph, Tresa
    Bindiya, T. S.
    IEEE COMPUTER ARCHITECTURE LETTERS, 2024, 23 (01) : 91 - 94