MOS device conductance modelling technique for an accurate and efficient mixed-mode simulation of CMOS circuits

被引:0
|
作者
Samudra, G
Lee, TK
机构
[1] National University of Singapore, Department of Electrical Engineering, Singapore 0511
关键词
semiconductor device models; CMOS integrated circuits;
D O I
10.1049/el:19960103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new technique for modelling the conductance of an MOS device for the electrical logic simulation (the Elogic algorithm) of CMOS circuits is proposed. The technique is general and applicable to any analytic device current model. The Elogic algorithm allows the representation of a logic transition using a finite number of voltage steps and calculates time for each transition between the adjacent voltage steps. The examples show that the new technique can correctly predict a complete electrical waveform with a large voltage step of 1V to yield at least an order of magnitude computational time advantage over the circuit simulation.
引用
收藏
页码:264 / 265
页数:2
相关论文
共 47 条
  • [1] A new modeling technique for mixed-mode simulation of CMOS circuits
    Samudra, G
    Lee, TK
    INTEGRATION-THE VLSI JOURNAL, 1997, 22 (1-2) : 87 - 99
  • [2] Mixed-mode device simulation
    Grasser, T
    Selberherr, S
    MICROELECTRONICS JOURNAL, 2000, 31 (11-12) : 873 - 881
  • [3] Fully coupled electrothermal mixed-mode device simulation of SiGe HBT circuits
    Grasser, T
    Selberherr, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (07) : 1421 - 1427
  • [4] TIMING SIMULATION AND MIXED-MODE SIMULATION OF MOS INTEGRATED-CIRCUITS .1. METHODS AND PROGRAMS
    HORNEBER, EH
    FELDMANN, U
    SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1982, 11 (01): : 12 - 21
  • [5] Method of mixed-mode circuit and device simulation
    Wang, Hui
    Luo, Jiong
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 1996, 36 (09): : 88 - 94
  • [6] Accurate and efficient models for the simulation of neuron MOS integrated circuits
    Guan, H
    Tang, YS
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2000, 87 (05) : 557 - 568
  • [7] EFFICIENT TIMING VERIFICATION VIA MIXED-MODE TECHNIQUE
    DABROWSKI, J
    MICROPROCESSING AND MICROPROGRAMMING, 1992, 34 (1-5): : 183 - 186
  • [8] CMOS scaling analysis based on ITRS roadmap by three-dimensional mixed-mode device simulation
    Tanabe, R
    Ashizawa, Y
    Oka, H
    SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES 2004, 2004, : 303 - 306
  • [9] Accurate and computer efficient modelling of single event transients in CMOS circuits
    Wirth, G. I.
    Vieira, M. G.
    Kastensmidt, F. G. Lima
    IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (02) : 137 - 142
  • [10] Electro-thermal effects in mixed-mode device simulation
    Grasser, T
    Selberherr, S
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 43 - 52