High performance and low-power finite impulse response filter based on ring topology with modified retiming serial multiplier on FPGA

被引:10
作者
Rashidi, Bahram [1 ]
机构
[1] Isfahan Univ Technol, Dept Elect & Comp Engn, Esfahan 8415683111, Iran
关键词
adders; electronic engineering computing; field programmable gate arrays; FIR filters; multiplying circuits; network synthesis; network topology; recurrent neural nets; timing circuits; ring topology; modified retiming serial multiplier; low-power finite impulse response digital filter; recurrent neural network; CLK cycle; high-speed logarithmic carry look ahead adder; carry save adder; Xilinx ISE 7; 1; FPGA; Virtex IV FPGA; target device Xc4vf100; low-power consumption;
D O I
10.1049/iet-spr.2013.0153
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this study, a low-power and high performance architecture for finite impulse response digital filter based on the ring topology which is modelled from recurrent neural network is presented. The proposed structure is based on a ring topology reduced number of multipliers, adders and also CLK cycles. In the design, all the operators including multipliers and adders have been designed at gate level. Multiplication is a very important operation in many digital filters hence, the authors designed a novel and modified retiming serial multiplier. To increase the performance, the authors use two types of adders, a proposed high-speed logarithmic carry look ahead adder and a carry save adder with four inputs. The proposed structure is modelled and verified using FPGA and simulation results. It has been successfully synthesised and implemented with Xilinx ISE 7.1 and Virtex IV FPGA, target device Xc4vf100. The results demonstrate that the proposed method has high performance and low-power consumption.
引用
收藏
页码:743 / 753
页数:11
相关论文
共 17 条
  • [1] Bala S., 2012, INT J ENG RES APPL, V2, P954
  • [2] A REGULAR LAYOUT FOR PARALLEL ADDERS
    BRENT, RP
    KUNG, HT
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (03) : 260 - 264
  • [3] Bruekers F., 2009, THESIS NETHERLANDS T
  • [4] Frequency spectrum based low-area low-power parallel FIR filter design
    Chung, JG
    Parhi, KK
    [J]. EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2002, 2002 (09) : 944 - 953
  • [5] Dawwd S. A., 2010, IRAQ ACAD SCI J, V18, P17
  • [6] Flores J.A., 2011, Focus on artificial neural networks
  • [7] Hauck S., 2008, ELSEVIER MORGAN KAUF
  • [8] MeyerBaese U, 2007, SIGNALS COMMUN TECHN, P1, DOI 10.1007/978-3-540-72613-5
  • [9] Mohanty P. S., 2009, THESIS NATL I TECHNO
  • [10] Najim M., 2006, Digital filters design for signal and image processing