Negative Capacitance Carbon Nanotube FETs

被引:39
|
作者
Srimani, Tathagata [1 ]
Hills, Gage [2 ]
Bishop, Mindy D. [1 ]
Radhakrishna, Ujwal [1 ]
Zubair, Ahmad [1 ]
Park, Rebecca S. [2 ]
Stein, Yosi [3 ]
Palacios, Tomas [1 ]
Antoniadis, Dimitri [1 ]
Shulaker, Max M. [1 ]
机构
[1] MIT, 77 Massachusetts Ave, Cambridge, MA 02139 USA
[2] Stanford Univ, Stanford, CA 94305 USA
[3] Analog Devices Inc, Norwood, MA 02062 USA
基金
美国国家科学基金会;
关键词
Negative capacitance; carbon nanotube; field-effect transistors; very-large-scale integration; IMPROVEMENT; DESIGN;
D O I
10.1109/LED.2017.2781901
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As continued scaling of silicon FETs grows increasingly challenging, alternative paths for improving digital system energy efficiency are being pursued. These paths include replacing the transistor channel with emerging nanomaterials (such as carbon nanotubes), as well as utilizing negative capacitance effects in ferroelectric materials in the FET gate stack, e.g., to improve sub-threshold slope beyond the 60 mV/decade limit. However, which path provides the largest energy efficiency benefits-and whether these multiple paths can be combined to achieve additional energy efficiency benefits-is still unclear. Here, we experimentally demonstrate the first negative capacitance carbon nanotube FETs (CNFETs), combining the benefits of both carbon nanotube channels and negative capacitance effects. We demonstrate negative capacitance CNFETs, achieving sub-60 mV/decade sub-threshold slope with an average sub-threshold slope of 55 mV/decade at room temperature. The average ON-current (I-ON) of these negative capacitance CNFETs improves by 2.1x versus baseline CNFETs, (i.e., without negative capacitance) for the same OFF-current (I-OFF). This work demonstrates a promising path forward for future generations of energy-efficient electronic systems.
引用
收藏
页码:304 / 307
页数:4
相关论文
共 50 条
  • [21] Accurate Intrinsic Gate Capacitance Model for Carbon Nanotube-Array Based FETs Considering Screening Effect
    Kshirsagar, Chaitanya
    Li, Hong
    Kopley, Thomas E.
    Banerjee, Kaustav
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (12) : 1408 - 1411
  • [22] Method for predicting fT for carbon nanotube FETs
    Castro, LC
    John, DL
    Pulfrey, DL
    Pourfath, M
    Gehring, A
    Kosina, H
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (06) : 699 - 704
  • [23] An Analytical Model for Intrinsic Carbon Nanotube FETs
    Wei, Lan
    Frank, David J.
    Chang, Leland
    Wong, H. -S. Philip
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 222 - +
  • [24] Performance Analysis of Dielectric Engineered Negative Capacitance Tunnel FETs
    Harikumar, K. R.
    Das, Midhun P.
    Shikha, U. S.
    James, Rekha K.
    Pradeep, Anju
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,
  • [25] Ferroelectric Al:HfO2 Negative Capacitance FETs
    Lee, M. H.
    Chen, P. -G.
    Fan, S. -T.
    Chou, Y. -C.
    Kuo, C. -Y.
    Tang, C. -H.
    Chen, H. -H.
    Gu, S. -S.
    Hong, R. -C.
    Wang, Z. -Y.
    Chen, S. -Y.
    Liao, C. -Y.
    Chen, K. -T.
    Chang, S. T.
    Liao, M. -H.
    Li, K. -S.
    Liu, C. W.
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [26] Electrostatics of partially gated carbon nanotube FETs
    Clifford, JP
    John, DL
    Castro, LC
    Pulfrey, DL
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (02) : 281 - 286
  • [27] Addressing Crosstalk Issue in On-Chip Carbon Nanotube Interconnects Using Negative Capacitance
    Hassan, Md. Khaled
    Rahaman, Md. Sajjad
    Chowdhury, Masud H.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1407 - 1410
  • [28] High areal capacitance of FeOOH-carbon nanotube negative electrodes for asymmetric supercapacitors
    Chen, Ri
    Puri, Ishwar K.
    Zhitomirsky, Igor
    CERAMICS INTERNATIONAL, 2018, 44 (15) : 18007 - 18015
  • [29] Negative capacitance FETs for energy efficient and hardware secure logic designs
    Bheemana, Renuka Chowdary
    Japa, Aditya
    Yellampalli, Siva Sankar
    Vaddi, Ramesh
    Microelectronics Journal, 2022, 119
  • [30] Analysis of strain effects in ballistic carbon nanotube FETs
    Yoon, Youngki
    Guo, Jing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) : 1280 - 1287