Negative Capacitance Carbon Nanotube FETs

被引:39
|
作者
Srimani, Tathagata [1 ]
Hills, Gage [2 ]
Bishop, Mindy D. [1 ]
Radhakrishna, Ujwal [1 ]
Zubair, Ahmad [1 ]
Park, Rebecca S. [2 ]
Stein, Yosi [3 ]
Palacios, Tomas [1 ]
Antoniadis, Dimitri [1 ]
Shulaker, Max M. [1 ]
机构
[1] MIT, 77 Massachusetts Ave, Cambridge, MA 02139 USA
[2] Stanford Univ, Stanford, CA 94305 USA
[3] Analog Devices Inc, Norwood, MA 02062 USA
基金
美国国家科学基金会;
关键词
Negative capacitance; carbon nanotube; field-effect transistors; very-large-scale integration; IMPROVEMENT; DESIGN;
D O I
10.1109/LED.2017.2781901
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As continued scaling of silicon FETs grows increasingly challenging, alternative paths for improving digital system energy efficiency are being pursued. These paths include replacing the transistor channel with emerging nanomaterials (such as carbon nanotubes), as well as utilizing negative capacitance effects in ferroelectric materials in the FET gate stack, e.g., to improve sub-threshold slope beyond the 60 mV/decade limit. However, which path provides the largest energy efficiency benefits-and whether these multiple paths can be combined to achieve additional energy efficiency benefits-is still unclear. Here, we experimentally demonstrate the first negative capacitance carbon nanotube FETs (CNFETs), combining the benefits of both carbon nanotube channels and negative capacitance effects. We demonstrate negative capacitance CNFETs, achieving sub-60 mV/decade sub-threshold slope with an average sub-threshold slope of 55 mV/decade at room temperature. The average ON-current (I-ON) of these negative capacitance CNFETs improves by 2.1x versus baseline CNFETs, (i.e., without negative capacitance) for the same OFF-current (I-OFF). This work demonstrates a promising path forward for future generations of energy-efficient electronic systems.
引用
收藏
页码:304 / 307
页数:4
相关论文
共 50 条
  • [1] Exploiting Negative Quantum Capacitance of Carbon Nanotube FETs for Low Power Applications
    Rahaman, Md. Sajjad
    Chowdhury, Masud H.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [2] Ultra-Compact Ternary Logic Gates Based on Negative Capacitance Carbon Nanotube FETs
    Jooq, Mohammad Khaleqi Qaleh
    Moaiyeri, Mohammad Hossein
    Tamersit, Khalil
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 2162 - 2166
  • [3] Negative Differential Resistance in Negative Capacitance FETs
    Zhou, Jiuren
    Han, Genquan
    Li, Jing
    Liu, Yan
    Peng, Yue
    Zhang, Jincheng
    Sun, Qing-Qing
    Zhang, David Wei
    Hao, Yue
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (04) : 622 - 625
  • [4] Gate Capacitance Model for Aligned Carbon Nanotube FETs With Arbitrary CNT Spacing
    Ahmed, Zubair
    Zhang, Lining
    Chan, Mansun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 4321 - 4326
  • [5] Design Space of Negative Capacitance in FETs
    Rassekh, Amin
    Jazaeri, Farzan
    Sallese, Jean-Michel
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 236 - 243
  • [6] Guiding the design of negative-capacitance FETs
    Stuart Thomas
    Nature Electronics, 2020, 3 : 72 - 72
  • [7] Nonhysteretic Condition in Negative Capacitance Junctionless FETs
    Rassekh, Amin
    Jazaeri, Farzan
    Sallese, Jean-Michel
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (02) : 820 - 826
  • [8] Guiding the design of negative-capacitance FETs
    Thomas, Stuart
    NATURE ELECTRONICS, 2020, 3 (02) : 72 - 72
  • [9] Experimental Investigation of Fundamentals of Negative Capacitance FETs
    Han, Genquan
    Zhou, Jiuren
    Liu, Yan
    Li, Jing
    Peng, Yue
    Hao, Yue
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [10] Noniterative Compact Modeling for Intrinsic Carbon-Nanotube FETs: Quantum Capacitance and Ballistic Transport
    Wei, Lan
    Frank, David J.
    Chang, Leland
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (08) : 2456 - 2465