Novel bootstrapped CMOS differential logic family for ultra-low voltage SoCs

被引:0
作者
Jung, Byung-Hwa [1 ]
Kang, Sung-Chan [1 ]
Oh, Jae-Hyuk [1 ]
Park, Yoon-Suk [1 ]
Kim, Yong-Ki [1 ]
Kang, Yong-Gu [1 ]
Kim, Jong-Woo [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Engn, Suwon 440746, Gyunggi Do, South Korea
关键词
bootstrapping; low voltage; low power; CMOS logic family;
D O I
10.1587/elex.5.711
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes novel bootstrapped CMOS logic family operating at ultra-low supply voltages. The proposed logic family provides better switching performance than conventional bootstrapped logic family by isolating the bootstrapping circuit from timing-critical signal paths. The logic family also minimizes area overhead due to the bootstrapping circuit by adapting a differential structure having a single bootstrap capacitor shared between complementary outputs. Multi-input XOR/XNOR gates and 64-bit adders were designed in 0.18 um CMOS process as test vehicles for assessing the performance. Comparison results indicate that the power-delay product of the proposed logic family is improved by up to 67% compared to conventional differential logic circuits at the supply voltage ranging from 0.5V to 0.8V.
引用
收藏
页码:711 / 717
页数:7
相关论文
共 50 条
[41]   Ultra-low voltage and low-power voltage-mode DTMOS-based four-quadrant analog multiplier [J].
Babacan, Yunus .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (01) :39-45
[42]   Boosted CMOS APS Pixel Readout for Ultra Low-Voltage and Low-Power Operation [J].
Ay, Suat U. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (06) :341-345
[43]   Ultra-Low Voltage Enablement for Standard Cells with Moment based LVF [J].
Gupta, Rohit Kumar ;
Grover, Chiranjeev ;
Maurin, Etienne ;
Francois, Jean-arnaud ;
Minez, Olivier ;
Marchal, Sebastien .
2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
[44]   Design and Analysis of Ultra-Low Power Glitch-Free Programmable Voltage Detector Based on Multiple Voltage Copier [J].
Someya, Teruki ;
Fuketa, Hiroshi ;
Matsunaga, Kenichi ;
Morimura, Hiroki ;
Sakurai, Takayasu ;
Takamiya, Makoto .
IEICE TRANSACTIONS ON ELECTRONICS, 2017, E100C (04) :349-358
[45]   A bulk-driven differential CMOS schmitt trigger with adjustable hysteresis for ultra-low-voltage operation [J].
Nejati, Ali ;
Radfar, Sara ;
Amiri, Parviz ;
Maghami, Mohammad Hossein .
MICROELECTRONICS JOURNAL, 2021, 114
[46]   Enhancing the Static Noise Margins by Upsizing Length for Ultra-Low Voltage/Power/Energy Gates [J].
Tache, Mihai ;
Beiu, Valeriu ;
Ibrahim, Walid ;
Kharbash, Fekri ;
Alioto, Massimo .
JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) :137-148
[47]   An Ultra Low Voltage Ultra Low Power CMOS UWB LNA Using Forward Body Biasing [J].
Dehqan, Alireza ;
Kargaran, Ehsan ;
Mafinezhad, Khalil ;
Nabovati, Hooman .
2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, :266-269
[48]   High-Speed Digital Domino Logic for Ultra-Low Supply Voltages [J].
Mirmotahari, Omid ;
Berg, Yngvar .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (12) :4774-4788
[49]   High-Speed Digital Domino Logic for Ultra-Low Supply Voltages [J].
Omid Mirmotahari ;
Yngvar Berg .
Circuits, Systems, and Signal Processing, 2017, 36 :4774-4788
[50]   A Novel Ultra-Low Power and PDP 8T Full Adder Design Using Bias Voltage [J].
Nafeez, Virani ;
Nikitha, M., V ;
Sunil, M. P. .
2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, :1069-1073