Novel bootstrapped CMOS differential logic family for ultra-low voltage SoCs

被引:0
作者
Jung, Byung-Hwa [1 ]
Kang, Sung-Chan [1 ]
Oh, Jae-Hyuk [1 ]
Park, Yoon-Suk [1 ]
Kim, Yong-Ki [1 ]
Kang, Yong-Gu [1 ]
Kim, Jong-Woo [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Engn, Suwon 440746, Gyunggi Do, South Korea
关键词
bootstrapping; low voltage; low power; CMOS logic family;
D O I
10.1587/elex.5.711
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes novel bootstrapped CMOS logic family operating at ultra-low supply voltages. The proposed logic family provides better switching performance than conventional bootstrapped logic family by isolating the bootstrapping circuit from timing-critical signal paths. The logic family also minimizes area overhead due to the bootstrapping circuit by adapting a differential structure having a single bootstrap capacitor shared between complementary outputs. Multi-input XOR/XNOR gates and 64-bit adders were designed in 0.18 um CMOS process as test vehicles for assessing the performance. Comparison results indicate that the power-delay product of the proposed logic family is improved by up to 67% compared to conventional differential logic circuits at the supply voltage ranging from 0.5V to 0.8V.
引用
收藏
页码:711 / 717
页数:7
相关论文
共 50 条
[31]   Digital Ultra Low Voltage High Speed Logic [J].
Mirmotahari, Omid ;
Berg, Yngvar .
IMECS 2009: INTERNATIONAL MULTI-CONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2009, :1454-1458
[32]   An ultra-low power high gain CMOS OTA for biomedical applications [J].
Ghaemnia, Afifeh ;
Hashemipour, Omid .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (03) :529-537
[33]   An Experimental Ultra-Low-Voltage Demodulator in 0.18-μm CMOS [J].
Lai, Li-Shin ;
Hsieh, Hsieh-Hung ;
Weng, Po-Shuan ;
Lu, Liang-Hung .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (10) :2307-2317
[34]   An Ultra-Low Power CMOS Temperature Sensor for Passive RFID Application [J].
Wu, Xiang ;
Deng, Fangming ;
He, Yigang ;
Li, Bing .
JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (04) :504-508
[35]   An ultra-low power high gain CMOS OTA for biomedical applications [J].
Afifeh Ghaemnia ;
Omid Hashemipour .
Analog Integrated Circuits and Signal Processing, 2019, 99 :529-537
[36]   An Ultra-Low-Voltage Sub-threshold Pseudo-Differential CMOS Schmitt Trigger [J].
Bastan, Yasin ;
Nejati, Ali ;
Radfar, Sara ;
Amiri, Parviz ;
Nasrollahpour, Mehdi ;
Hamedi-hagh, Sotoudeh .
2018 31ST IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2018, :67-71
[37]   An Area and Energy Efficient Ultra-Low Voltage Level Shifter With Pass Transistor and Reduced-Swing Output Buffer in 65-nm CMOS [J].
Van Loi Le ;
Kim, Tony Tae-Hyoung .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (05) :607-611
[38]   Low-Power High-Performance Logic Style for Low-Voltage CMOS Technologies [J].
Bozorgzadeh, Bardia ;
Zhian-Tabasy, Ehsan ;
Afzali-Kusha, Ali .
2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, :280-283
[39]   A family of alternating current amplifiers for ultra-low frequency operation [J].
Martincorena-Arraiza, Maite ;
Carlosena, Alfonso ;
De La Cruz-Blas, Carlos A. ;
Beloso-Legarra, Javier ;
Lopez-Martin, Antonio .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) :3317-3327
[40]   Ultra-low voltage and low-power voltage-mode DTMOS-based four-quadrant analog multiplier [J].
Yunus Babacan .
Analog Integrated Circuits and Signal Processing, 2019, 99 :39-45