Novel bootstrapped CMOS differential logic family for ultra-low voltage SoCs

被引:0
作者
Jung, Byung-Hwa [1 ]
Kang, Sung-Chan [1 ]
Oh, Jae-Hyuk [1 ]
Park, Yoon-Suk [1 ]
Kim, Yong-Ki [1 ]
Kang, Yong-Gu [1 ]
Kim, Jong-Woo [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Engn, Suwon 440746, Gyunggi Do, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2008年 / 5卷 / 18期
关键词
bootstrapping; low voltage; low power; CMOS logic family;
D O I
10.1587/elex.5.711
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes novel bootstrapped CMOS logic family operating at ultra-low supply voltages. The proposed logic family provides better switching performance than conventional bootstrapped logic family by isolating the bootstrapping circuit from timing-critical signal paths. The logic family also minimizes area overhead due to the bootstrapping circuit by adapting a differential structure having a single bootstrap capacitor shared between complementary outputs. Multi-input XOR/XNOR gates and 64-bit adders were designed in 0.18 um CMOS process as test vehicles for assessing the performance. Comparison results indicate that the power-delay product of the proposed logic family is improved by up to 67% compared to conventional differential logic circuits at the supply voltage ranging from 0.5V to 0.8V.
引用
收藏
页码:711 / 717
页数:7
相关论文
共 50 条
[21]   360 nW Gate-Driven Ultra-Low Voltage CMOS Linear Transconductor With 1 MHz Bandwidth and Wide Input Range [J].
Rico-Aniles, Hector D. ;
Ramirez-Angulo, Jaime ;
Lopez-Martin, Antonio J. ;
Carvajal, Ramon G. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) :2332-2336
[22]   Novel CMOS Bulk-driven Charge Pump for Ultra Low Input Voltage [J].
Nagy, Gabriel ;
Arbet, Daniel ;
Stopjakova, Viera ;
Kovac, Martin .
RADIOENGINEERING, 2016, 25 (02) :321-331
[23]   Design and Performance Analysis of Ultra-Low Voltage Rail-to-Rail Comparator in 130 nm CMOS Technology [J].
Nagy, L. ;
Arbet, D. ;
Kovac, M. ;
Potocny, M. ;
Stopjakova, V .
2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, :51-54
[24]   An Ultra-Low Voltage Analog Front End for Strain Gauge Sensory System Application in 0.18 μm CMOS [J].
Edward, Alexander ;
Chan, Pak Kwong .
IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04) :733-743
[25]   Radiation Effects in Low Power and Ultra-Low Power Voltage References [J].
Fusco, Daniel ;
Balen, Tiago R. .
JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (04) :403-412
[26]   Ultra low-voltage CMOS current mirrors [J].
Yngvar Berg ;
Omid Mirmotahari .
Analog Integrated Circuits and Signal Processing, 2011, 68 :219-232
[27]   Ultra low-voltage CMOS transconductance amplifiers [J].
Berg, Yngvar .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) :683-692
[28]   Ultra low-voltage CMOS transconductance amplifiers [J].
Yngvar Berg .
Analog Integrated Circuits and Signal Processing, 2012, 73 :683-692
[29]   Ultra low-voltage CMOS current mirrors [J].
Berg, Yngvar ;
Mirmotahari, Omid .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (02) :219-232
[30]   CNTFET VDGA based ultra-low power low voltage high frequency filter applications [J].
Ulusoy, Seyda Sunca ;
Alci, Mustafa .
JOURNAL OF THE FACULTY OF ENGINEERING AND ARCHITECTURE OF GAZI UNIVERSITY, 2024, 39 (03) :1555-1565