Novel bootstrapped CMOS differential logic family for ultra-low voltage SoCs

被引:0
|
作者
Jung, Byung-Hwa [1 ]
Kang, Sung-Chan [1 ]
Oh, Jae-Hyuk [1 ]
Park, Yoon-Suk [1 ]
Kim, Yong-Ki [1 ]
Kang, Yong-Gu [1 ]
Kim, Jong-Woo [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Sch Informat & Commun Engn, Suwon 440746, Gyunggi Do, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2008年 / 5卷 / 18期
关键词
bootstrapping; low voltage; low power; CMOS logic family;
D O I
10.1587/elex.5.711
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes novel bootstrapped CMOS logic family operating at ultra-low supply voltages. The proposed logic family provides better switching performance than conventional bootstrapped logic family by isolating the bootstrapping circuit from timing-critical signal paths. The logic family also minimizes area overhead due to the bootstrapping circuit by adapting a differential structure having a single bootstrap capacitor shared between complementary outputs. Multi-input XOR/XNOR gates and 64-bit adders were designed in 0.18 um CMOS process as test vehicles for assessing the performance. Comparison results indicate that the power-delay product of the proposed logic family is improved by up to 67% compared to conventional differential logic circuits at the supply voltage ranging from 0.5V to 0.8V.
引用
收藏
页码:711 / 717
页数:7
相关论文
共 50 条
  • [1] Ultra-Low Voltage CMOS Logic Circuits
    Melek, Luiz A. P.
    Schneider, Marcio C.
    Galup-Montoro, Carlos
    PROCEEDINGS OF THE 2014 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2014, : 1 - 7
  • [2] Enhanced bootstrapped CMOS driver for large RC-load and ultra-low voltage VLSI
    Kim, Hyeon-Jun
    Kim, Jong-Woo
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2012, 9 (14): : 1208 - 1213
  • [3] 0.4 V Ultra-Low Voltage Differential CMOS Schmitt Trigger
    Nejati, Ali
    Bastan, Yasin
    Amiri, Parviz
    2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 532 - 536
  • [4] Energy Effcient Bootstrapped CMOS Inverter for Ultra-Low Power Applications
    Al-daloo, Mohammed
    Yakovlev, Alex
    Halak, Basel
    23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 516 - 519
  • [5] CASCODE VOLTAGE SWITCH LOGIC - A DIFFERENTIAL CMOS LOGIC FAMILY
    HELLER, LG
    GRIFFIN, WR
    DAVIS, JW
    THOMA, NG
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 16 - 17
  • [6] 130 nm CMOS Fully Differential SC Filter for Ultra-Low Voltage Σ-Δ Converter
    Maljar, David
    Arbet, Daniel
    Stopjakova, Viera
    2020 25TH INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2020, : 77 - 80
  • [7] Ultra-Low Voltage Integrated Receivers in Nanoscale CMOS
    Balankutty, Ajay
    Kinget, Peter R.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [8] A tunable CMOS transconductor for ultra-low gm with wide differential input voltage range
    Bruschi, P
    Sebastiano, F
    Nizza, N
    Piotto, M
    Proceedings of the 2005 European Conference on Circuit Theory and Design, Vol 3, 2005, : 337 - 340
  • [9] An Ultra-Low Power CMOS Subthreshold Voltage Reference
    Luo, Yunling
    Zhang, Jun
    Wang, Qiaobo
    Zeng, Yanhang
    Hu, Jianguo
    Tan, Hong-Zhou
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [10] NOVEL ULTRA LOW-VOLTAGE AND HIGH SPEED DOMINO CMOS LOGIC
    Berg, Y.
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 225 - 228