Influence of Plugging DC Offset Estimation Integrator in Single-Phase EPLL and Alternative Scheme to Eliminate Effect of Input DC Offset and Harmonics

被引:48
|
作者
Wu, Fengjiang [1 ]
Sun, Dongyang [1 ]
Zhang, Lujie [2 ]
Duan, Jiandong [1 ]
机构
[1] Harbin Inst Technol, Harbin 150001, Peoples R China
[2] Virginia Polytech Inst & State Univ, Blacksburg, VA 24061 USA
基金
中国国家自然科学基金;
关键词
DC offset and harmonics; delayed signal cancellation (DSC); enhanced phase-locked loop (EPLL); POWER CONVERTERS; DESIGN; PLL; IMPLEMENTATION;
D O I
10.1109/TIE.2015.2405496
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the dynamic expressions of the amplitude and frequency estimated by the standard enhanced phase-locked loop (EPLL) and the ones with input dc offset estimation integrator (DCEI) are derived originally and reveal that the DCEI enlarges the amplitude of the periodic ripples caused by the dynamic disturbances and prolongs the dynamic process. To achieve correct estimation when the input signal contains dc offset and harmonics but without deteriorating the dynamic performance, an improved EPLL combined with delayed signal cancellation (DSC) is proposed. A DSC operator is employed to the input of the EPLL to eliminate dc offset and even-order harmonics. A cascaded DSC (CDSC) module is applied in both frequency and amplitude loops to remove the effect of most of the residual odd-order harmonics. The structure of the CDSC module and delay coefficients are designed in detail. Experimental results of all the three PLLs are presented and compared to validate the theoretical analysis results and the proposed EPLL.
引用
收藏
页码:4823 / 4831
页数:9
相关论文
共 43 条
  • [1] Effects of Input Harmonics, DC Offset and Step Changes of the Fundamental Component on Single-Phase EPLL and Elimination
    Luo, Linsong
    Tian, Huixin
    Wu, Fengjiang
    JOURNAL OF POWER ELECTRONICS, 2015, 15 (04) : 1085 - 1092
  • [2] Improved virtual quadrature-coordinate EPLL considering input harmonics and DC offset
    Dong Yin
    Guizhong Wang
    Fengjiang Wu
    Zhizhong Guo
    Journal of Power Electronics, 2020, 20 : 212 - 220
  • [3] Improved virtual quadrature-coordinate EPLL considering input harmonics and DC offset
    Yin, Dong
    Wang, Guizhong
    Wu, Fengjiang
    Guo, Zhizhong
    JOURNAL OF POWER ELECTRONICS, 2020, 20 (01) : 212 - 220
  • [4] A Novel Hybrid Filter-Based PLL to Eliminate Effect of Input Harmonics and DC Offset
    Hui, Nanmu
    Wang, Dazhi
    Li, Yunlu
    IEEE ACCESS, 2018, 6 : 19762 - 19773
  • [5] Design of Single-Phase PLL with DC Offset Rejection
    Lee, Chan-Gi
    Lee, Kwang-Woon
    Kim, Sang-Il
    Transactions of the Korean Institute of Electrical Engineers, 2024, 73 (12): : 2231 - 2238
  • [6] Improved Two-Phase Stationary Frame EPLL to Eliminate the Effect of Input Harmonics, Unbalance, and DC Offsets
    Luo, Suhua
    Wu, Fengjiang
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2017, 13 (06) : 2855 - 2863
  • [7] A Simple Structure for Accurate Estimation of Single-Phase Grid Frequency Under DC Offset and Both Odd and Even Harmonics
    Reza, Md Shamim
    Hossain, Md Maruf
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (10) : 10745 - 10751
  • [8] Demodulation type single-phase PLL with DC offset rejection
    Ahmed, H.
    Benbouzid, M.
    ELECTRONICS LETTERS, 2020, 56 (07) : 344 - 346
  • [9] Harmonics and DC Offset Elimination Scheme for Buck-Boost Converter Fed Single Phase Inverter
    Nimy, V. P.
    Surasmi, N. L.
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 254 - 259
  • [10] Single-Phase Phase-Locked Loop for DC Offset and Harmonic Interference
    Zeng J.
    Cen D.
    Chen R.
    Liu J.
    Liu, Junfeng (aujfliu@scut.edu.cn), 1600, China Machine Press (36): : 3504 - 3515