Pipelined Architectures for Real-Valued FFT and Hermitian-Symmetric IFFT With Real Datapaths

被引:38
作者
Salehi, Sayed Ahmad [1 ]
Amirfattahi, Rasoul [1 ]
Parhi, Keshab K. [2 ]
机构
[1] Isfahan Univ Technol, Dept Elect & Comp Engn, Esfahan 8415683111, Iran
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Fast Fourier transform (FFT); Hermitian-symmetric inverse FFT (IFFT); IFFT; parallel processing; pipelining; real datapath; real FFT (RFFT); FFT/IFFT PROCESSOR;
D O I
10.1109/TCSII.2013.2268411
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents novel parallel pipelined architectures for the computation of the fast Fourier transform (FFT) of real signals and inverse FFT of Hermitian-symmetric signals using only real datapaths. The real FFT structure is transformed by transferring twiddle factors to subsequent stages, such that each stage in the proposed flow graph contains one column of butterfly units and one column of twiddle factor blocks, and each column of the flow graph contains only N samples. This is a key requirement for the design of architectures that are based on only real datapaths. This structure is then mapped to pipelined architectures. The proposed architectures can be used with any FFT size or level of parallelism, which is a power of two. A systematic method to design architectures for FFTs with different levels of parallelism and radix values is presented. By modifying the FFT flow graph for real-valued samples, this methodology leads to architectures with fewer adders, delays, and interconnections.
引用
收藏
页码:507 / 511
页数:5
相关论文
共 11 条
[1]  
Ayinala M., IEEE T CI 1 IN PRESS, DOI [10.1109/TCSI.2013.224625, DOI 10.1109/TCSI.2013.224625]
[2]   Pipelined Parallel FFT Architectures via Folding Transformation [J].
Ayinala, Manohar ;
Brown, Michael ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (06) :1068-1081
[3]  
Chi HF, 2005, IEEE INT SYMP CIRC S, P6006
[4]   A Pipelined FFT Architecture for Real-Valued Signals [J].
Garrido, Mario ;
Parhi, Keshab. K. ;
Grajal, J. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) :2634-2643
[5]   Design and implementation of a 1024-point pipeline FFT processor [J].
He, S ;
Torkelson, M .
IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, :131-134
[6]   Design of an FFT/IFFT processor for MIMO OFDM systems [J].
Lin, Yu-Wei ;
Lee, Chen-Yi .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (04) :807-815
[7]   A 1-GS/s FFT/IFFT processor for UWB applications [J].
Lin, YW ;
Liu, HY ;
Lee, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) :1726-1735
[8]  
Oppenheim A.V., 1998, DISCRETE TIME SIGNAL
[9]   PIPELINE INTERLEAVING AND PARALLELISM IN RECURSIVE DIGITAL-FILTERS .1. PIPELINING USING SCATTERED LOOK-AHEAD AND DECOMPOSITION [J].
PARHI, KK ;
MESSERSCHMITT, DG .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (07) :1099-1117
[10]   REAL-VALUED FAST FOURIER-TRANSFORM ALGORITHMS [J].
SORENSEN, HV ;
JONES, DL ;
HEIDEMAN, MT ;
BURRUS, CS .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1987, 35 (06) :849-863