Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

被引:1
作者
Ishizaka, Mamoru [1 ]
Shintani, Michihiro [1 ]
Inoue, Michiko [1 ]
机构
[1] Nara Inst Sci & Technol NAIST, 8916-5 Takayama Cho, Nara 6300192, Japan
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2020年 / 36卷 / 04期
关键词
Resistive random-access memory; Memristor; Crossbar array; Error-correcting code; Reliability; MEMRISTOR; NETWORK; DESIGN;
D O I
10.1007/s10836-020-05892-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
引用
收藏
页码:537 / 546
页数:10
相关论文
共 30 条
  • [21] Niu DM, 2012, ASIA S PACIF DES AUT, P79, DOI 10.1109/ASPDAC.2012.6165062
  • [22] Memristive Crossbar Memory Lifetime Evaluation and Reconfiguration Strategies
    Pouyan, Peyman
    Amat, Esteve
    Rubio, Antonio
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2018, 6 (02) : 207 - 218
  • [23] A 512kb 8T SRAM Macro Operating Down to 0.57 V With an AC-Coupled Sense Amplifier and Embedded Data-Retention-Voltage Sensor in 45 nm SOI CMOS
    Qazi, Masood
    Stawiasz, Kevin
    Chang, Leland
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (01) : 85 - 96
  • [24] Raghuvanshi A, 2014, ICCAD-IEEE ACM INT, P470, DOI 10.1109/ICCAD.2014.7001393
  • [25] Reuben J., 2017, Power and Timing Modeling, Optimization and Simulation (PATMOS), 2017 27th International Symposium on, P1
  • [26] Shyh-Shyuan Sheu, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P200, DOI 10.1109/ISSCC.2011.5746281
  • [27] The missing memristor found
    Strukov, Dmitri B.
    Snider, Gregory S.
    Stewart, Duncan R.
    Williams, R. Stanley
    [J]. NATURE, 2008, 453 (7191) : 80 - 83
  • [28] Suzuki T, 2015, IEEE INT C MICROELEC, P9, DOI 10.1109/ICMTS.2015.7106095
  • [29] Stuck-at Fault Tolerance in RRAM Computing Systems
    Xia, Lixue
    Huangfu, Wenqin
    Tang, Tianqi
    Yin, Xiling
    Chakrabarty, Krishnendu
    Xie, Yuan
    Wang, Yu
    Yang, Huazhong
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2018, 8 (01) : 102 - 115
  • [30] Yang JJS, 2013, NAT NANOTECHNOL, V8, P13, DOI [10.1038/NNANO.2012.240, 10.1038/nnano.2012.240]