Area-Efficient and Reliable Error Correcting Code Circuit Based on Hybrid CMOS/Memristor Circuit

被引:1
作者
Ishizaka, Mamoru [1 ]
Shintani, Michihiro [1 ]
Inoue, Michiko [1 ]
机构
[1] Nara Inst Sci & Technol NAIST, 8916-5 Takayama Cho, Nara 6300192, Japan
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 2020年 / 36卷 / 04期
关键词
Resistive random-access memory; Memristor; Crossbar array; Error-correcting code; Reliability; MEMRISTOR; NETWORK; DESIGN;
D O I
10.1007/s10836-020-05892-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Resistive random-access memory (ReRAM) has several attractive features such as high storage density and high switching frequency with low power consumption. It is hence regarded as the most promising nonvolatile memory material. However, a memristor, which is a primitive component of the ReRAM-based memory, has much lower write endurance. Hence, an error-correcting code (ECC) circuit is indispensable for realizing reliable ReRAM storage. Accordingly, we propose a hybrid CMOS/memristor-based ECC circuit. In the proposed circuit, the blocks with high-frequency write operations are implemented using the conventional CMOS technology and the other blocks are implemented using the memristors to maintain a balance between the area overhead and reliability. Through numerical experiments, we demonstrate that the proposed ECC circuit achieves smaller area and higher reliability than the full memristor-based ECC circuits and achieves much smaller area while preserving the reliability compared with the full CMOS-based ECC circuits.
引用
收藏
页码:537 / 546
页数:10
相关论文
共 30 条
  • [1] Memristor Bridge Synapse-Based Neural Network and Its Learning
    Adhikari, Shyam Prasad
    Yang, Changju
    Kim, Hyongsuk
    Chua, Leon O.
    [J]. IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2012, 23 (09) : 1426 - 1435
  • [2] [Anonymous], P DAC
  • [3] [Anonymous], 2013, DES COMP US GUID VER
  • [4] [Anonymous], 2011, Proc. IEEE Custom Integrated Circuits Conference CICC, DOI DOI 10.1109/CICC.2011.6055294
  • [5] Cai Y., 2018, 2018 IEEE International Conference on Communications (ICC), P1
  • [6] Chaudhuri A., 2019, HARDWARE FAULT TOLER
  • [7] RRAM Defect Modeling and Failure Analysis Based on March Test and a Novel Squeeze-Search Scheme
    Chen, Ching-Yi
    Shih, Hsiu-Chuan
    Wu, Cheng-Wen
    Lin, Chih-He
    Chiu, Pi-Feng
    Sheu, Shyh-Shyuan
    Chen, Frederick T.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (01) : 180 - 190
  • [8] Resistance switching memories are memristors
    Chua, Leon
    [J]. APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2011, 102 (04): : 765 - 783
  • [9] MEMRISTOR - MISSING CIRCUIT ELEMENT
    CHUA, LO
    [J]. IEEE TRANSACTIONS ON CIRCUIT THEORY, 1971, CT18 (05): : 507 - +
  • [10] Das Payali, 2019, Information Systems Design and Intelligent Applications. Proceedings of Fifth International Conference INDIA 2018. Advances in Intelligent Systems and Computing (AISC 862), P421, DOI 10.1007/978-981-13-3329-3_39