A Memory-Efficient High-Throughput Architecture for Lifting-Based Multi-Level 2-D DWT

被引:29
|
作者
Hu, Yusong [1 ]
Jong, Ching Chuen [2 ]
机构
[1] Nanyang Technol Univ, Integrated Syst Res Lab, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); lifting-scheme; scalable parallel multi-level 2-D DWT; stripe-based scanning method; DISCRETE WAVELET TRANSFORM; VLSI ARCHITECTURE; HIGH-PERFORMANCE; 1-D;
D O I
10.1109/TSP.2013.2274640
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a novel memory-efficient high-throughput scalable architecture for multi-level 2-D DWT. We studied the existing DWT architectures and observed that data scanning method has a significant impact on the memory efficiency of DWT architecture. We propose a novel parallel stripe-based scanning method based on the analysis of the dependency graph of the lifting scheme. With the new scanning method for multi-level 2D DWT, a high memory efficient scalable parallel pipelined architecture is developed. The proposed architecture requires no frame memory and a temporal memory of size only for the 3-level DWT decomposition with an image of size pixels with 32 pixels processed concurrently. The elimination of frame memory and the small temporal memory lead to significant reduction in overall size. The proposed architecture has a regular structure and achieves 100% hardware utilization. The synthesis results in 90 nm CMOS process show that the proposed architecture achieves a better area-delay product by 60% and higher throughput by 97% when compared to the best existing design for the CDF (Cohen-Daubechies-Favreau) 9/7 2-D DWT.
引用
收藏
页码:4975 / 4987
页数:13
相关论文
共 50 条
  • [42] FPGA implementation of a high-throughput memory-efficient LDPC decoder
    School of Electronic Engineering, Xidian Univ., Xi'an 710071, China
    不详
    Xi'an Dianzi Keji Daxue Xuebao, 2008, 3 (427-432):
  • [43] A high-throughput and memory efficient 2-D Discrete Wavelet Transform hardware architecture for JPEG2000 standard
    Dimitroulakos, G
    Galanis, MD
    Milidonis, A
    Goutis, CE
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 472 - 475
  • [44] High-performance hardware architectures for multi-level lifting-based discrete wavelet transform
    Anand D Darji
    Shailendra Singh Kushwah
    Shabbir N Merchant
    Arun N Chandorkar
    EURASIP Journal on Image and Video Processing, 2014 (1)
  • [45] High-performance hardware architectures for multi-level lifting-based discrete wavelet transform
    Darji, Anand D.
    Kushwah, Shailendra Singh
    Merchant, Shabbir N.
    Chandorkar, Arun N.
    EURASIP JOURNAL ON IMAGE AND VIDEO PROCESSING, 2014,
  • [46] A VLSI architecture of spatial combinative lifting algorithm based 2-D DWT/IDWT
    Liu, LB
    Wang, XJ
    Meng, HY
    Zhang, L
    Wang, ZH
    Chen, HY
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 299 - 304
  • [47] An efficient 2-D DWT architecture with reduced memory accesses for low energy consumption
    Ishihara, Nozomi
    Abe, Koki
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 273 - +
  • [48] Memory-Efficient Architecture for 3-D DWT Using Overlapped Grouping of Frames
    Mohanty, Basant K.
    Meher, Pramod K.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (11) : 5605 - 5616
  • [49] Memory-efficient architecture for FrWF-based DWT of high-resolution images for IoMT applications
    Mohd Tausif
    Abhinandan Jain
    Ekram Khan
    Mohd Hasan
    Multimedia Tools and Applications, 2021, 80 : 11177 - 11199
  • [50] Memory-efficient architecture for FrWF-based DWT of high-resolution images for IoMT applications
    Tausif, Mohd
    Jain, Abhinandan
    Khan, Ekram
    Hasan, Mohd
    MULTIMEDIA TOOLS AND APPLICATIONS, 2021, 80 (07) : 11177 - 11199