A Memory-Efficient High-Throughput Architecture for Lifting-Based Multi-Level 2-D DWT

被引:29
|
作者
Hu, Yusong [1 ]
Jong, Ching Chuen [2 ]
机构
[1] Nanyang Technol Univ, Integrated Syst Res Lab, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); lifting-scheme; scalable parallel multi-level 2-D DWT; stripe-based scanning method; DISCRETE WAVELET TRANSFORM; VLSI ARCHITECTURE; HIGH-PERFORMANCE; 1-D;
D O I
10.1109/TSP.2013.2274640
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present a novel memory-efficient high-throughput scalable architecture for multi-level 2-D DWT. We studied the existing DWT architectures and observed that data scanning method has a significant impact on the memory efficiency of DWT architecture. We propose a novel parallel stripe-based scanning method based on the analysis of the dependency graph of the lifting scheme. With the new scanning method for multi-level 2D DWT, a high memory efficient scalable parallel pipelined architecture is developed. The proposed architecture requires no frame memory and a temporal memory of size only for the 3-level DWT decomposition with an image of size pixels with 32 pixels processed concurrently. The elimination of frame memory and the small temporal memory lead to significant reduction in overall size. The proposed architecture has a regular structure and achieves 100% hardware utilization. The synthesis results in 90 nm CMOS process show that the proposed architecture achieves a better area-delay product by 60% and higher throughput by 97% when compared to the best existing design for the CDF (Cohen-Daubechies-Favreau) 9/7 2-D DWT.
引用
收藏
页码:4975 / 4987
页数:13
相关论文
共 50 条
  • [31] Hardware Efficient Recursive VLSI Architecture for Multilevel Lifting 2-D DWT
    Darji, A. D.
    Trivedi, Nisarg
    Merchant, S. N.
    Chandorkar, A. N.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1014 - 1017
  • [32] 2-D discrete wavelet transform with efficient lifting-based scheme
    Chiang, JS
    Hsia, CH
    Chen, HJ
    CISST '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON IMAGING SCIENCE, SYSTEMS, AND TECHNOLOGY: COMPUTER GRAPHICS, 2005, : 193 - 197
  • [33] FIDP: A novel architecture for lifting-based 2D DWT in JPEG2000
    Li, Bao-Feng
    Dou, Yong
    ADVANCES IN MULTIMEDIA MODELING, PT 2, 2007, 4352 : 373 - +
  • [34] High performance architecture for the lifting-based DWT used in JPEG2000
    Zhu, K
    Hua, L
    Zhou, XF
    Zhang, QL
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 946 - 949
  • [35] High Performance VLSI Architecture for 2-D DWT Using Lifting Scheme
    Mithun, R.
    Hegde, Ganapathi
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [36] Efficient architectures for 1-D and 2-D lifting-based wavelet transforms
    Liao, HY
    Mandal, MK
    Cockburn, BF
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (05) : 1315 - 1326
  • [37] Efficient-Block-Processing Parallel Architecture for Multilevel Lifting 2-D DWT
    Mohanty, Basant K.
    Mahajan, Anurag
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (01) : 37 - 44
  • [38] VLSI architecture of low memory and high speed 2-D lifting-based discrete wavelet transform for JPEG2000 applications
    Chiang, JS
    Hsia, CH
    Chen, HJ
    Lo, TJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4554 - 4557
  • [39] Memory Efficient Modular VLSI Architecture for Highthroughput and Low-Latency Implementation of Multilevel Lifting 2-D DWT
    Mohanty, Basant K.
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (05) : 2072 - 2084
  • [40] Memory Efficient Architecture for Lifting-Based Discrete Wavelet Packet Transform
    Gyanendra
    Chiluveru, Samba Raju
    Raman, Balasubramanian
    Tripathy, Manoj
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (04) : 1373 - 1377