On Modeling Faults in FinFET Logic Circuits

被引:11
|
作者
Liu, Yuxi [1 ]
Xu, Qiang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
关键词
SILICON;
D O I
10.1109/TEST.2012.6401565
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
FinFET transistor has much better short-channel characteristics than traditional planar CMOS transistor and will be widely used in next generation technology. Due to its significant structural difference from conventional planar devices, it is essential to revisit whether existing fault models are applicable to detect faults in FinFET logic gates. In this paper, we study some unique defects in FinFET logic circuits and simulate their faulty behavior. Our simulation study shows that most of the defects can be covered with existing fault models, but they vary under different cases and test strategies may need to be augmented to target them.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A Systematic Approach to Modeling and Analysis of Transient Faults in Logic Circuits
    Miskov-Zivanov, Natasa
    Marculescu, Diana
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 408 - 413
  • [2] Performance of FinFET Based Adiabatic Logic Circuits
    Srilakshmi, K.
    Tilak, A. V. N.
    Rao, K. Srinivasa
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 2377 - 2382
  • [3] ALGORITHMS FOR DETECTION OF FAULTS IN LOGIC CIRCUITS
    BOURICIU.WG
    SCHNEIDE.PR
    ROTH, JP
    TAN, CJ
    HSIEH, EP
    PUTZOLU, GR
    COMPUTER, 1971, 4 (01) : 39 - &
  • [4] ALGORITHMS FOR DETECTION OF FAULTS IN LOGIC CIRCUITS
    BOURICIUS, WG
    HSIEH, EP
    PUTZOLU, GR
    ROTH, JP
    SCHNEIDER, PR
    TAN, CJ
    IEEE TRANSACTIONS ON COMPUTERS, 1971, C 20 (11) : 1258 - +
  • [5] MODELING AND ANALYSIS OF BRIDGING FAULTS IN EMITTER-COUPLED LOGIC (ECL) CIRCUITS
    MENON, SM
    JAYASUMANA, AP
    MALAIYA, YK
    CLINKINBEARD, DR
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1993, 140 (04): : 220 - 226
  • [6] Performance analysis for reliable nanoscaled FinFET logic circuits
    Mushtaq, Umayia
    Sharma, Vijay Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 671 - 682
  • [7] Performance analysis for reliable nanoscaled FinFET logic circuits
    Umayia Mushtaq
    Vijay Kumar Sharma
    Analog Integrated Circuits and Signal Processing, 2021, 107 : 671 - 682
  • [8] Modeling for stuck faults in CMOS non-threshold logic (NTL) combinational circuits
    Ismaeel, Asad A.
    Bhatnagar, Rakesh
    Microelectronics Reliability, 1995, 35 (04): : 669 - 681
  • [9] DEDUCTIVE METHOD FOR SIMULATING FAULTS IN LOGIC CIRCUITS
    ARMSTRONG, DB
    IEEE TRANSACTIONS ON COMPUTERS, 1972, C 21 (05) : 464 - +
  • [10] Testing and diagnosis faults in FinFet circuits based on advanced test algorithm
    Rayudu, K. V. B. V.
    Rao, P. Srihari
    Prasad, K. S. R. Krishna
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2782 - 2792