High speed Radix-4 Booth scheme in CNTFET technology for high performance parallel multipliers

被引:0
|
作者
Rahnamaei, Ali [1 ]
Fatin, Gholamreza Zare [2 ]
Eskandarian, Abdollah [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Rasht Branch, Rasht, Iran
[2] Univ Mohaghegh Ardabili, Dept Elect & Comp Engn, Ardebil, Iran
关键词
CNTFET; High Speed; Low Power; Parallel Multiplier; Radix-4 Booth Scheme; FAST; 4-2; COMPRESSOR;
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
A novel and robust scheme for radix-4 Booth scheme implemented in Carbon Nanotube Field-Effect Transistor (CNTFET) technology has been presented in this paper. The main advantage of the proposed scheme is its improved speed perfor-mance compared with previous designs. With the help of modifications applied to the encoder section using Pass Transistor Logic (PTL), the corresponding capacitances of middle stages have been reduced considerably. As a result, total transistor count along with power consumption has been decreased illustrating the other advantages of the designed structure. For evaluation of correct functionality, simulations using CNTFET 32nm standard process have been performed for the de-signed scheme which depict the latency of 195ps for critical path. Meanwhile, comparison with previous works using the Power Delay Product (PDP) criteria demonstrates the superiority of the proposed structure suggesting that our circuitry can be widely utilized for high speed parallel multiplier design.
引用
收藏
页码:281 / 290
页数:10
相关论文
共 50 条
  • [41] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
  • [42] Study of Performance of High-Speed Low-Power Differential Input Based Dynamic Comparator Using 22 nm CMOS Technology
    Aarthi, P. M.
    Dinesh, A.
    Janani, T.
    Kumar, V. Ananth
    Saravanan, M.
    Ajayan, J.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 394 - 397
  • [43] Fast Parallel CRC & DBI Calculation for High-speed Memories: GDDR5 and DDR4
    Moon, Jinyeong
    Kih, Joong Sik
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 317 - 320
  • [44] The performance of PCD tools in high-speed milling of Ti6Al4V
    Gert Adriaan Oosthuizen
    Guven Akdogan
    Nico Treurnicht
    The International Journal of Advanced Manufacturing Technology, 2011, 52 : 929 - 935
  • [45] The performance of PCD tools in high-speed milling of Ti6Al4V
    Oosthuizen, Gert Adriaan
    Akdogan, Guven
    Treurnicht, Nico
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2011, 52 (9-12) : 929 - 935
  • [46] High performance, low power 200 Gb/s 4:1 MUX with TGL in 45 nm technology
    Meenakshi Mishra
    Shyam Akashe
    Applied Nanoscience, 2014, 4 : 271 - 277
  • [47] High performance, low power 200 Gb/s 4:1 MUX with TGL in 45 nm technology
    Mishra, Meenakshi
    Akashe, Shyam
    APPLIED NANOSCIENCE, 2014, 4 (03) : 271 - 277
  • [48] Design and analysis of a compact fast parallel multiplier for high speed DSP applications using novel partial product generator and 4 : 2 compressor
    Sahoo, Subhendu Kumar
    Shekhar, Chandra
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (02) : 139 - 157
  • [49] Local Texture Evolution and Mechanical Performance of Ultra-High-Speed Friction Stir Weld of AA 6111-T4 Sheets
    Zhang, Jingyi
    Hovanski, Yuri
    Upadhyay, Piyush
    Field, David P.
    CHARACTERIZATION OF MINERALS, METALS, AND MATERIALS 2018, 2018, : 249 - 257
  • [50] A 1.0 V power supply, 9.3 GB/s write speed, Single-Cell Self-Boost program scheme for high performance ferroelectric NAND flash SSD
    Miyaji, Kousuke
    Node, Shinji
    Hatanaka, Teruyoshi
    Takahashi, Mitsue
    Sakai, Shigeki
    Takeuchi, Ken
    SOLID-STATE ELECTRONICS, 2011, 58 (01) : 34 - 41