Flexible Test Scheduling for an Asynchronous On-Chip Interconnect through Special Data Transfer

被引:0
|
作者
Iwagaki, Tsuyoshi [1 ]
Takeda, Eiri [1 ]
Kaneko, Mineo [1 ]
机构
[1] JAIST, Sch Informat Sci, Nomi 9231292, Japan
关键词
asynchronous on-chip interconnect; CHAIN; stuck-at fault; test scheduling; integer linear programming;
D O I
10.1587/transfun.E94.A.2563
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a test scheduling method for stuck-at faults in a CHAIN interconnect, which is an asynchronous on-chip interconnect architecture, with scan ability. Special data transfer which is permitted only during test, is exploited to realize a more flexible test schedule than that of a conventional approach. Integer linear programming (ILP) models considering such special data transfer are developed according to the types of modules under test in a CHAIN interconnect. The obtained models are processed by using an ILP solver. This framework can not only obtain optimal test schedules but also easily introduce additional constraints such as a test power budget. Experimental results using benchmark circuits show that the proposed method can reduce test application time compared to that achieved by the conventional method.
引用
收藏
页码:2563 / 2570
页数:8
相关论文
共 50 条
  • [41] Modeling of a Schottky diode in CMOS process with a flexible "open-through" on-chip de-embedding method
    Sun X.
    Zhang C.
    Gao L.
    Li Y.
    Wang Z.
    Tsinghua Science and Technology, 2011, 16 (02) : 175 - 180
  • [42] Fully Integrated On-Chip Coil in 0.13 μm CMOS for Wireless Power Transfer Through Biological Media
    Zargham, Meysam
    Gulak, P. Glenn
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2015, 9 (02) : 259 - 271
  • [43] On-chip evaluation, compensation, and storage of scan diagnosis data - A test time efficient scan diagnosis architecture
    Poehl, Frank
    Rzeha, Jan
    Beck, Matthias
    Goessel, Michael
    Arnold, Ralf
    Ossimitz, Peter
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 239 - +
  • [44] POLYANILINE ELECTROCHROMIC MICRO- DISPLAY POWERED BY ON-CHIP MG/AGCL BATTERY FOR WIRELESS DATA TRANSFER OF DISPOSABLE BIO-SENSING CHIP
    Zhu, Y.
    Tsukamota, T.
    Tanaka, S.
    2017 19TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS (TRANSDUCERS), 2017, : 878 - 881
  • [45] Test Data Compression for System-on-chip using Flexible Runs-aware PRL Coding
    Haiying Yuan
    Zijian Ju
    Xun Sun
    Kun Guo
    Xiuyu Wang
    Journal of Electronic Testing, 2016, 32 : 639 - 647
  • [46] Test Data Compression for System-on-chip using Flexible Runs-aware PRL Coding
    Yuan, Haiying
    Ju, Zijian
    Sun, Xun
    Guo, Kun
    Wang, Xiuyu
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (05): : 639 - 647
  • [47] ObfusGEM: Enhancing Processor Design Obfuscation Through Security-Aware On-Chip Memory and Data Path Design
    Zuzak, Michael
    Srivastava, Ankur
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, MEMSYS 2020, 2020, : 260 - 271
  • [48] MEM-OPT: A Scheduling and Data Re-Use System to Optimize On-Chip Memory Usage for CNNs On-Board FPGAs
    Dinelli, Gianmarco
    Meoni, Gabriele
    Rapuano, Emilio
    Pacini, Tommaso
    Fanucci, Luca
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2020, 10 (03) : 335 - 347
  • [49] Implementation of a high-speed asynchronous data-transfer chip based on multiple-valued current-signal multiplexing
    Takahashi, Tomohiro
    Hanyu, Takahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11): : 1598 - 1604
  • [50] Methodology to simulate delta-I noise interaction with interconnect noise for wide, on-chip data-buses using lossy transmission-line power-blocks
    Deutsch, A
    Smith, HH
    Rubin, BJ
    Krauter, BL
    Kopcsay, GV
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2004, : 295 - 298