Flexible Test Scheduling for an Asynchronous On-Chip Interconnect through Special Data Transfer

被引:0
|
作者
Iwagaki, Tsuyoshi [1 ]
Takeda, Eiri [1 ]
Kaneko, Mineo [1 ]
机构
[1] JAIST, Sch Informat Sci, Nomi 9231292, Japan
关键词
asynchronous on-chip interconnect; CHAIN; stuck-at fault; test scheduling; integer linear programming;
D O I
10.1587/transfun.E94.A.2563
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a test scheduling method for stuck-at faults in a CHAIN interconnect, which is an asynchronous on-chip interconnect architecture, with scan ability. Special data transfer which is permitted only during test, is exploited to realize a more flexible test schedule than that of a conventional approach. Integer linear programming (ILP) models considering such special data transfer are developed according to the types of modules under test in a CHAIN interconnect. The obtained models are processed by using an ILP solver. This framework can not only obtain optimal test schedules but also easily introduce additional constraints such as a test power budget. Experimental results using benchmark circuits show that the proposed method can reduce test application time compared to that achieved by the conventional method.
引用
收藏
页码:2563 / 2570
页数:8
相关论文
共 50 条
  • [31] On-Chip Programmable Dual-Capture for Double Data Rate Interface Timing Test
    Kim, Hyunjin
    Abraham, Jacob A.
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 15 - 20
  • [32] The effect of power islands on Delta-I noise, interconnect noise, and timing for wide, on-chip data-buses
    Deutsch, A
    Smith, HH
    Huang, HM
    Elfadel, A
    Electrical Performance of Electronic Packaging, 2004, : 303 - 306
  • [33] Low power and fault tolerant encoding methods for on-chip data transfer in practical applications
    Komatsu, S
    Fujita, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3282 - 3289
  • [34] On-Chip Implantable Antennas for Wireless Power and Data Transfer in a Glaucoma-Monitoring SoC
    Marnat, L.
    Ouda, M. H.
    Arsalan, M.
    Salama, K.
    Shamim, A.
    IEEE ANTENNAS AND WIRELESS PROPAGATION LETTERS, 2012, 11 : 1671 - 1674
  • [35] Acceleration of Scan-Based On-Chip Delay Measurement Using Extra Latches and Multiple Asynchronous Transfer Scan Chains
    Kato, Kentaro
    Choomchuay, Somsak
    2015 7TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE), 2015, : 514 - 519
  • [36] Test access mechanism optimization, test scheduling, and tester data volume reduction for system-on-chip
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (12) : 1619 - 1632
  • [37] Highly integrated optocoupler based on monolithic III-nitride diodes for on-chip data transfer
    Shi, Fan
    Jiang, Chengxiang
    Cong, Xiao
    Yin, Jiaqi
    Shi, Jiawei
    Yan, Jiabin
    Zhu, Hongbo
    Wang, Yongjin
    OPTICS AND LASER TECHNOLOGY, 2025, 183
  • [38] Thermal-Safe Dynamic Test Scheduling Method Using On-Chip Temperature Sensors for 3D MPSoCs
    Pasumarthi, Rama Kumar
    Devanathan, V. R.
    Visvanathan, V.
    Potluri, Seetal
    Kamakoti, V.
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (05) : 684 - 695
  • [39] SILICON-EMBEDDED 3D TOROIDAL AIR-CORE INDUCTOR WITH THROUGH-WAFER INTERCONNECT FOR ON-CHIP INTEGRATION
    Yu, Xuehong
    Kim, Minsoo
    Herrault, Florian
    Ji, Chang-Hyeon
    Kim, Jungkwun
    Allen, Mark G.
    2012 IEEE 25TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2012,
  • [40] Modeling of a Schottky Diode in CMOS Process with a Flexible “Open-Through” On-Chip De-embedding Method
    孙旭光
    张春
    高立力
    李永明
    王志华
    Tsinghua Science and Technology, 2011, 16 (02) : 175 - 180