Flexible Test Scheduling for an Asynchronous On-Chip Interconnect through Special Data Transfer

被引:0
|
作者
Iwagaki, Tsuyoshi [1 ]
Takeda, Eiri [1 ]
Kaneko, Mineo [1 ]
机构
[1] JAIST, Sch Informat Sci, Nomi 9231292, Japan
关键词
asynchronous on-chip interconnect; CHAIN; stuck-at fault; test scheduling; integer linear programming;
D O I
10.1587/transfun.E94.A.2563
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a test scheduling method for stuck-at faults in a CHAIN interconnect, which is an asynchronous on-chip interconnect architecture, with scan ability. Special data transfer which is permitted only during test, is exploited to realize a more flexible test schedule than that of a conventional approach. Integer linear programming (ILP) models considering such special data transfer are developed according to the types of modules under test in a CHAIN interconnect. The obtained models are processed by using an ILP solver. This framework can not only obtain optimal test schedules but also easily introduce additional constraints such as a test power budget. Experimental results using benchmark circuits show that the proposed method can reduce test application time compared to that achieved by the conventional method.
引用
收藏
页码:2563 / 2570
页数:8
相关论文
共 50 条
  • [1] On-chip optical interconnect on silicon by transfer printing
    Liu, Lei
    Loi, Ruggero
    Roycroft, Brendan
    O'Callaghan, James
    Justice, John
    Trindade, Antonio Jose
    Kelleher, Ste En
    Gocalinska, Agnieszka
    Thomas, Kevin
    Pelucchi, Emanuele
    Bower, Christopher A.
    Corbett, Brian
    2018 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2018,
  • [2] On-chip samplers for test and debug of asynchronous circuits
    Liu, Frankie
    Ho, Ron
    Drost, Robert
    Fairbanks, Scott
    ASYNC 2007: 13TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, 2007, : 153 - +
  • [3] Asynchronous 2-Phase Protocol Based on Ternary Encoding for On-Chip Interconnect
    Oh, Myeong-Hoon
    Kim, Seongwoon
    ETRI JOURNAL, 2011, 33 (05) : 822 - 825
  • [4] Bimodal packet aware scheduling for an OFDMA based on-chip RF interconnect
    Unlu, Eren
    Moy, Christophe
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 109 : 15 - 28
  • [5] Microcracking in On-Chip Interconnect Stacks: FEM Simulation and Concept for Fatigue Test
    Weitz, Stefan
    Clausner, Andre
    Zschech, Ehrenfried
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (08) : 4401 - 4409
  • [6] An On-Line Test Solution for Addressing Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 9 - 12
  • [7] Towards a Scalable Test Solution for the Analysis of Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    2016 IEEE 24TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2016, : 394 - 399
  • [8] Cost-Effective and Flexible Asynchronous Interconnect Technology for GALS Networks-on-Chip
    Bertozzi, Davide
    Miorandi, Gabriele
    Tala, Mahdi
    Nowick, Steven M.
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 77 - 80
  • [9] Capacitive crosstalk effects on on-chip interconnect latencies and data-rates
    Caputa, Peter
    Kallsten, Rebecca
    Svensson, Christer
    Norchip 2005, Proceedings, 2005, : 281 - 284
  • [10] An on-chip combinational decompressor for reducing test data volume
    Dong, Jie
    Hu, Yu
    Han, Yinhe
    Li, Xiaowei
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1459 - 1462