FPGA-based IP cores implementation for face recognition using dynamic partial reconfiguration

被引:4
作者
Ahmad, Afandi [1 ]
Amira, Abbes [2 ,3 ]
Nicholl, Paul [4 ]
Krill, Benjamin [2 ]
机构
[1] Univ Tun Hussein Onn Malaysia UTHM, Fac Elect & Elect Engn, Dept Comp Engn, Johor Baharu, Malaysia
[2] Univ Ulster, Fac Comp & Engn, Nanotechnol & Integrated Bioengn Ctr NIBEC, Ulster, North Ireland
[3] Qatar Univ, Coll Engn, Dept Elect Engn, Doha, Qatar
[4] Queens Univ Belfast, Sch Elect Elect Engn & Comp Sci, Belfast, Antrim, North Ireland
关键词
Field programmable gate array (FPGA); Face recognition; Discrete wavelet transform (DWT); Dynamic partial reconfiguration (DPR); ARCHITECTURES; IMAGE;
D O I
10.1007/s11554-011-0221-x
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a combination of novel feature vectors construction approach for face recognition using discrete wavelet transform (DWT) and field programmable gate array (FPGA)-based intellectual property (IP) core implementation of transform block in face recognition systems. Initially, four experiments have been conducted including the DWT feature selection and filter choice, features optimisation by coefficient selections and feature threshold. To examine the most suitable method of feature extraction, different wavelet quadrant and scales have been evaluated, and it is followed with an evaluation of different wavelet filter choices and their impact on recognition accuracy. In this study, an approach for face recognition based on coefficient selection for DWT is presented, and the significant of DWT coefficient threshold selection is also analysed. For the hardware implementation, two architectures for two-dimensional (2-D) Haar wavelet transform (HWT) IP core with transpose-based computation and dynamic partial reconfiguration (DPR) have been synthesised using VHDL and implemented on Xilinx Virtex-5 FPGAs. Experimental results and comparisons between different configurations using partial and non-partial reconfiguration processes and a detailed performance analysis of the area, power consumption and maximum frequency are also discussed in this paper.
引用
收藏
页码:327 / 340
页数:14
相关论文
共 50 条
  • [41] FPGA-based Control Design and Implementation of DELTA robots Using Horizontal-Axial Pneumatic Actuators
    Wen, Kuan
    Cheng, Yong-Cing
    Chiang, Hsin-Han
    Li, I-Hsum
    Lee, Lian-Wang
    IFAC PAPERSONLINE, 2023, 56 (02): : 11633 - 11638
  • [42] Approximation algorithm based on greedy approach for face recognition with partial occlusion
    Krishnaveni, B.
    Sridhar, S.
    MULTIMEDIA TOOLS AND APPLICATIONS, 2019, 78 (19) : 27511 - 27531
  • [43] Cross-pose face recognition based on partial least squares
    Li, Annan
    Shan, Shiguang
    Chen, Xilin
    Gao, Wen
    PATTERN RECOGNITION LETTERS, 2011, 32 (15) : 1948 - 1955
  • [44] FPGA-based compensator of hysteretic actuator nonlinearities for highly dynamic applications
    Janocha, Hartmut
    Pesotski, Denis
    Kuhnen, Klaus
    IEEE-ASME TRANSACTIONS ON MECHATRONICS, 2008, 13 (01) : 112 - 116
  • [45] FPGA Implementation of Face Recognition System using Efficient 5/3 2D-Lifting Scheme
    Bhairannawar, Satish S.
    Kumar, Rajath
    Mirji, Varsha
    Sindhu, P. S.
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,
  • [46] FPGA-Based Magnetic Field Camera for Dynamic Magnetic Field Mapping
    Nicolas, Hugo
    Quirin, Thomas
    Pascal, Joris
    IEEE SENSORS LETTERS, 2024, 8 (05) : 1 - 4
  • [47] FPGA-Based Implementation of an Adaptive Noise Controller for Continuous Wave Superconducting Cavity
    Abdi, Fatemeh
    Cichalewski, Wojciech
    Jalmuzna, Wojciech
    Butkowski, Lukasz
    Branlard, Julien
    Bellandi, Andrea
    Jablonski, Grzegorz
    Kumar, Akash
    ELECTRONICS, 2024, 13 (01)
  • [48] Design and implementation of an FPGA-based CCFL driving system with digital dimming capability
    Liu, Yi-Hwa
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2007, 54 (06) : 3307 - 3316
  • [49] FPGA-Based Real-Time Implementation of Bivariate Empirical Mode Decomposition
    Qasim Waheed Malik
    Naveed ur Rehman
    Sikender Gull
    Shoaib Ehsan
    Klaus D. McDonald-Maier
    Circuits, Systems, and Signal Processing, 2019, 38 : 118 - 137
  • [50] Face Recognition Based on Deep Learning and FPGA for Ethnicity Identification
    AlBdairi, Ahmed Jawad A.
    Xiao, Zhu
    Alkhayyat, Ahmed
    Humaidi, Amjad J.
    Fadhel, Mohammed A.
    Taher, Bahaa Hussein
    Alzubaidi, Laith
    Santamaria, Jose
    Al-Shamma, Omran
    APPLIED SCIENCES-BASEL, 2022, 12 (05):