A 3D optoelectronic parallel processor for smart pixel processing units

被引:1
|
作者
Fey, D
Kurschat, A
Kasche, B
Erhard, W
机构
来源
PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MASSIVELY PARALLEL PROCESSING USING OPTICAL INTERCONNECTIONS | 1996年
关键词
D O I
10.1109/MPPOI.1996.559119
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
To efficiently exploit the potential of future massively parallel and fine-grained optoelectronic processors well-adapted low-level algorithms have to be developed. So called bit and CORDIC algorithms are well suited for that purpose. We present a concept for an optoelectronic 3D processor based on this particular algorithm class. This processor allows a hard-wired execution of 8 complex functions like logarithm, exponential function, sine, cosine, are tangent, square root, multiplication and division without using sophisticated multiplication units. The strength of the 3D processor is based on lots of off-chip interconnections as it is aspired in smart pixel systems using optical I/O arrays. We compared different smart pixel architectures based on bit serial and bit parallel approaches as well as a redundant number representation. All approaches showed nearly the same throughput, whereas the redundant approach offers the best latency. Furthermore, the requirements for the electronic logic and the optical interconnection scheme are specified.
引用
收藏
页码:344 / 351
页数:8
相关论文
共 50 条
  • [1] Optoelectronic smart-pixel arrays for parallel processing
    Wherrett, B.S.
    Desmulliez, M.P.Y.
    Pure and applied optics, 1996, 5 (05): : 747 - 753
  • [2] Surface emitting laser smart pixel arrays for large scale optoelectronic parallel processing
    Wilmsen, CW
    Hayes, EM
    Stanko, PJ
    Pu, R
    Jurrat, R
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 444 - 447
  • [3] AN OPTOELECTRONIC PROCESSOR INTERCONNECTION EMPLOYING SMART LOGIC AND ROUTING PIXEL ARRAYS
    YU, S
    FORREST, SR
    PRUCNAL, PR
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1993, 5 (01) : 89 - 92
  • [4] Realisation of a smart-pixel parallel optoelectronic computing system
    McArdle, N
    Naruse, M
    Komuro, T
    Ishikawa, M
    PROCEEDINGS OF THE FOURTH INTERNATIONAL CONFERENCE - MASSIVELY PARALLEL PROCESSING USING OPTICAL INTERCONNECTIONS, 1997, : 190 - 195
  • [5] 3D Optoelectronic image processing and recognition
    Tajahuerce, E
    Javidi, B
    LEOS 2000 - IEEE ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS. 1 & 2, 2000, : 750 - 751
  • [6] Design of a Reconfigurable 3D Pixel-Parallel Neuromorphic Architecture for Smart Image Sensor
    Bhowmik, Pankaj
    Pantho, Jubaer Hossain
    Asadinia, Marjan
    Bobda, Christophe
    PROCEEDINGS 2018 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS (CVPRW), 2018, : 786 - 794
  • [7] Optimizing the computation of a parallel 3D finite difference algorithm for graphics processing units
    Porter-Sobieraj, J.
    Cygert, S.
    Kikola, D.
    Sikorski, J.
    Slodkowski, M.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2015, 27 (06): : 1591 - 1602
  • [8] Parallel Processor for 3D Recovery from Optical Flow
    Hugo Barron-Zambrano, Jose
    Martin del Campo-Ramirez, Fernando
    Arias-Estrada, Miguel
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2009, 2009
  • [9] 3D simulation uses parallel processing
    Electron Des, 13 (27):
  • [10] 3D optoelectronic fix point unit and its advantages processing 3D data
    Kasche, B
    Fey, D
    Höhn, T
    Erhard, W
    EURO-PAR'99: PARALLEL PROCESSING, 1999, 1685 : 1005 - 1012