Device structure and electrical characteristics of strained-Si-on-insulator (strained-SOI) MOSFETs

被引:26
作者
Takagi, S [1 ]
Sugiyama, N [1 ]
Mizuno, T [1 ]
Tezuka, T [1 ]
Kurobe, A [1 ]
机构
[1] Toshiba Co Ltd, Ctr Corp Res & Dev, Adv LSI Technol Lab, Saiwai Ku, Kawasaki, Kanagawa 2108582, Japan
来源
MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY | 2002年 / 89卷 / 1-3期
关键词
strained Si; SiGe; SOI; MOSFET; lattice relaxation;
D O I
10.1016/S0921-5107(01)00851-0
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Strained-Si CMOS is an attractive device structure to be able to relax several fundamental limitations of CMOS scaling. because of high electron and hole mobility and compatibility with Si CMOS standard processing. In this paper, we present a new device structure including strained-Si channel, strained-SOI MOSFET, applicable to CMOS under sub-100 nm technology nodes. The main feature of this device is that thin strained-Si channel/relaxed SiGe heterostructures are formed on buried oxides. The principle and the advantages are described in detail. The strained-SOI structure has been successfully Fabricated by combining the SIMOX technology with regrowth of strained Si films. It is demonstrated that strained-SOI n- and p-channel MOSFETs have mobilities 1.6 and 1.3 times higher than conventional Si MOSFETs. respectively. We also present a novel technique for fabricating ultra-thin SiGe-on-insulator (SGOI) virtual substrates with high Ge content by high temperature oxidation of SGOI with lower Ge content. A 16-nm-SGOI substrate having a Ge content as high as 57% has been successfully fabricated. (C) 2002 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:426 / 434
页数:9
相关论文
共 30 条
  • [1] SiGe-based semiconductor-on-insulator substrate created by low-energy separation-by-implanted-oxygen
    Fukatsu, S
    Ishikawa, Y
    Saito, T
    Shibata, N
    [J]. APPLIED PHYSICS LETTERS, 1998, 72 (26) : 3485 - 3487
  • [2] Impact of strained-Si channel on complementary metal oxide semiconductor circuit performance under the sub-100 nm regime
    Hatakeyama, T
    Matsuzawa, K
    Takagi, S
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (4B): : 2627 - 2632
  • [3] SiGe-on-insulator substrate using SiGe alloy grown Si(001)
    Ishikawa, Y
    Shibata, N
    Fukatsu, S
    [J]. APPLIED PHYSICS LETTERS, 1999, 75 (07) : 983 - 985
  • [4] KINETICS AND MECHANISM OF OXIDATION OF SIGE - DRY VERSUS WET OXIDATION
    LEGOUES, FK
    ROSENBERG, R
    MEYERSON, BS
    [J]. APPLIED PHYSICS LETTERS, 1989, 54 (07) : 644 - 646
  • [5] Strained-Si heterostructure field effect transistors
    Maiti, CK
    Bera, LK
    Chattopadhyay, S
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 1998, 13 (11) : 1225 - 1246
  • [6] Electron and hole mobility enhancement in strained-Si MOSFET's on SiGe-on-insulator substrates fabricated by SIMOX technology
    Mizuno, T
    Takagi, S
    Sugiyama, N
    Satake, H
    Kurobe, A
    Toriumi, A
    [J]. IEEE ELECTRON DEVICE LETTERS, 2000, 21 (05) : 230 - 232
  • [7] Advanced SOI p-MOSFETs with strained-Si channel on SiGe-on-insulator substrate fabricated by SIMOX technology
    Mizuno, T
    Sugiyama, N
    Kurobe, A
    Takagi, S
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) : 1612 - 1618
  • [8] Mizuno T., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P934, DOI 10.1109/IEDM.1999.824303
  • [9] Advanced SOI-MOSFETs with strained-Si channel for high speed CMOS - Electron/hole mobility enhancement
    Mizuno, T
    Sugiyama, N
    Satake, H
    Takagi, S
    [J]. 2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 210 - 211
  • [10] MIZUNO T, IN PRESS IEICE T ELE